欢迎访问ic37.com |
会员登录 免费注册
发布采购

OR3T80-6PS240 参数 Datasheet PDF下载

OR3T80-6PS240图片预览
型号: OR3T80-6PS240
PDF下载: 下载PDF文件 查看货源
内容描述: 3C和3T现场可编程门阵列 [3C and 3T Field-Programmable Gate Arrays]
分类和应用: 现场可编程门阵列可编程逻辑
文件页数/大小: 210 页 / 4391 K
品牌: AGERE [ AGERE SYSTEMS ]
 浏览型号OR3T80-6PS240的Datasheet PDF文件第120页浏览型号OR3T80-6PS240的Datasheet PDF文件第121页浏览型号OR3T80-6PS240的Datasheet PDF文件第122页浏览型号OR3T80-6PS240的Datasheet PDF文件第123页浏览型号OR3T80-6PS240的Datasheet PDF文件第125页浏览型号OR3T80-6PS240的Datasheet PDF文件第126页浏览型号OR3T80-6PS240的Datasheet PDF文件第127页浏览型号OR3T80-6PS240的Datasheet PDF文件第128页  
Data Sheet  
June 1999  
ORCA Series 3C and 3T FPGAs  
Timing Characteristics (continued)  
.
Table 53 General-Purpose Clock Timing Characteristics (Internally Generated Clock)  
<
<
<
<
T +85 °C.  
DD  
A
DD  
A
OR3Cxx Commercial: V  
= 5.0 V ± 5%, 0 °C  
= 3.0 V to 3.6 V, 0 °C  
T
70 °C; Industrial: V  
= 5.0 V ± 10%, –40 °C  
DD  
<
<
<
<
T +85 °C.  
DD  
A
A
OR3Txxx Commercial: V  
T
70 °C; Industrial: V  
= 3.0 V to 3.6 V, 40 °C  
Speed  
Device  
Symbol  
Min  
Unit  
-4  
-5  
-6  
-7  
J
DD  
(T = 85 °C, V = min)  
Max  
Min  
Max  
Min  
Max  
3.46  
3.48  
3.53  
3.57  
3.71  
Min  
Max  
2.84  
2.87  
2.93  
2.98  
3.13  
OR3T20  
OR3T30  
CLK_DEL  
CLK_DEL  
CLK_DEL  
CLK_DEL  
CLK_DEL  
4.22  
4.29  
4.41  
4.52  
4.80  
ns  
ns  
ns  
ns  
ns  
OR3C/T55  
OR3C/T80  
OR3T125  
5.34  
5.49  
Notes:  
This table represents the delay for an internally generated clock from the clock tree input in one of the four middle PICs (using pSW routing) on  
any side of the device which is then distributed to the PFU/PIO clock inputs. If the clock tree input used is located at any other PIC, see the  
ORCA  
results reported by  
Foundry.  
This clock delay is for a fully routed clock tree that uses the general clock network. The delay will be reduced if any of the clock branches are not  
used. See pin-to-pin timing in Table 56 for clock delays of clocks input on general I/O pins.  
124  
Lucent Technologies Inc.  
 复制成功!