AD9268
Pin No.
Mnemonic
D3−
Type
Description
11
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Channel A/Channel B LVDS Output Data 3—Complement.
Channel A/Channel B LVDS Output Data 4—True.
Channel A/Channel B LVDS Output Data 4—Complement.
Channel A/Channel B LVDS Output Data ꢀ—True.
Channel A/Channel B LVDS Output Data ꢀ—Complement.
Channel A/Channel B LVDS Output Data 6—True.
Channel A/Channel B LVDS Output Data 6—Complement.
Channel A/Channel B LVDS Output Data ꢁ—True.
Channel A/Channel B LVDS Output Data ꢁ—Complement.
Channel A/Channel B LVDS Output Data 8—True.
Channel A/Channel B LVDS Output Data 8—Complement.
Channel A/Channel B LVDS Output Data 9—True.
Channel A/Channel B LVDS Output Data 9—Complement.
Channel A/Channel B LVDS Output Data 1±—True.
Channel A/Channel B LVDS Output Data 1±—Complement.
Channel A/Channel B LVDS Output Data 11—True.
Channel A/Channel B LVDS Output Data 11—Complement.
Channel A/Channel B LVDS Output Data 12—True.
Channel A/Channel B LVDS Output Data 12—Complement.
Channel A/Channel B LVDS Output Data 13—True.
Channel A/Channel B LVDS Output Data 13—Complement.
Channel A/Channel B LVDS Output Data 14—True.
Channel A/Channel B LVDS Output Data 14—Complement.
Channel A/Channel B LVDS Output Data 1ꢀ—True.
Channel A/Channel B LVDS Output Data 1ꢀ—Complement.
Channel A/Channel B LVDS Overrange Output—True.
Channel A/Channel B LVDS Overrange Output—Complement.
Channel A/Channel B LVDS Data Clock Output—True.
Channel A/Channel B LVDS Data Clock Output—Complement.
14
13
16
1ꢀ
18
1ꢁ
21
2±
23
22
2ꢁ
26
3±
29
32
31
34
33
36
3ꢀ
39
38
41
4±
43
42
2ꢀ
24
D4+
D4−
Dꢀ+
Dꢀ−
D6+
D6−
Dꢁ+
Dꢁ−
D8+
D8−
D9+
D9−
D1±+
D1±−
D11+
D11−
D12+
D12−
D13+
D13−
D14+
D14−
D1ꢀ+ (MSB)
D1ꢀ− (MSB)
OR+
OR−
DCO+
DCO−
SPI Control
4ꢀ
SCLK/DFS
SDIO/DCS
CSB
Input
SPI Serial Clock/Data Format Select Pin in External Pin Mode.
44
46
Input/Output SPI Serial Data I/O/Duty Cycle Stabilizer Pin in External Pin Mode.
Input
SPI Chip Select (Active Low).
ADC Configuration
4ꢁ
48
OEB
PDWN
Input
Input
Output Enable Input (Active Low) in External Pin Mode.
Power-Down Input in External Pin Mode. In SPI mode, this input can be
configured as power-down or standby.
Rev. A | Page 16 of 44