欢迎访问ic37.com |
会员登录 免费注册
发布采购

A32100DX-CQ84B 参数 Datasheet PDF下载

A32100DX-CQ84B图片预览
型号: A32100DX-CQ84B
PDF下载: 下载PDF文件 查看货源
内容描述: HiRel它的FPGA [HiRel FPGAs]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 98 页 / 2009 K
品牌: ACTEL [ Actel Corporation ]
 浏览型号A32100DX-CQ84B的Datasheet PDF文件第29页浏览型号A32100DX-CQ84B的Datasheet PDF文件第30页浏览型号A32100DX-CQ84B的Datasheet PDF文件第31页浏览型号A32100DX-CQ84B的Datasheet PDF文件第32页浏览型号A32100DX-CQ84B的Datasheet PDF文件第34页浏览型号A32100DX-CQ84B的Datasheet PDF文件第35页浏览型号A32100DX-CQ84B的Datasheet PDF文件第36页浏览型号A32100DX-CQ84B的Datasheet PDF文件第37页  
HiRel FPGAs  
A1280XL Timing Characteristics  
(Worst-Case Military Conditions, VCC = 4.5V, TJ = 125°C)  
‘–1’ Speed  
‘Std’ Speed  
Parameter  
Description  
Min.  
Max.  
Min.  
Max.  
Units  
Logic Module Propagation Delays1  
tPD1  
tCO  
tGO  
tRS  
Single Module  
3.7  
3.7  
3.7  
3.7  
4.3  
ns  
ns  
ns  
ns  
Sequential Clk to Q  
Latch G to Q  
4.3  
4.3  
4.3  
Flip-Flop (Latch) Reset to Q  
Logic Module Predicted Routing Delays2  
tRD1  
tRD2  
tRD3  
tRD4  
tRD8  
FO=1 Routing Delay  
FO=2 Routing Delay  
FO=3 Routing Delay  
FO=4 Routing Delay  
FO=8 Routing Delay  
1.7  
2.5  
3.1  
3.7  
7.0  
2.1  
3.0  
3.6  
4.3  
8.3  
ns  
ns  
ns  
ns  
ns  
Logic Module Sequential Timing3, 4  
tSUD  
Flip-Flop (Latch) Data Input Setup  
Flip-Flop (Latch) Data Input Hold  
Flip-Flop (Latch) Enable Setup  
Flip-Flop (Latch) Enable Hold  
0.4  
0.0  
1.1  
0.0  
0.5  
0.0  
1.2  
0.0  
ns  
ns  
ns  
ns  
tHD  
tSUENA  
tHENA  
tWCLKA  
Flip-Flop (Latch) Clock Active Pulse  
Width  
5.3  
6.1  
ns  
ns  
tWASYN  
Flip-Flop (Latch) Asynchronous Pulse  
Width  
5.3  
10.7  
0.0  
6.1  
12.3  
0.0  
tA  
Flip-Flop Clock Input Period  
Input Buffer Latch Hold  
ns  
ns  
tINH  
tINSU  
tOUTH  
tOUTSU  
fMAX  
Notes:  
Input Buffer Latch Setup  
Output Buffer Latch Hold  
Output Buffer Latch Setup  
Flip-Flop (Latch) Clock Frequency  
0.4  
0.4  
ns  
0.0  
0.0  
ns  
0.4  
0.4  
ns  
90  
75  
MHz  
1. For dual-module macros, use tPD1 + tRD1 + tPDn , tCO + tRD1 + tPDn , or tPD1 + tRD1 + tSUD , whichever is appropriate.  
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device  
performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is  
based on actual routing delay measurements performed on the device prior to shipment.  
3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained  
from the DirectTime Analyzer utility.  
4. Setup and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold  
timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input  
subtracts (adds) to the internal setup (hold) time.  
33  
 复制成功!