欢迎访问ic37.com |
会员登录 免费注册
发布采购

A1280A-PL84M 参数 Datasheet PDF下载

A1280A-PL84M图片预览
型号: A1280A-PL84M
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 1232 CLBs, 8000 Gates, CMOS, PQCC84, PLASTIC, LCC-84]
分类和应用: 可编程逻辑
文件页数/大小: 38 页 / 652 K
品牌: ACTEL [ Actel Corporation ]
 浏览型号A1280A-PL84M的Datasheet PDF文件第3页浏览型号A1280A-PL84M的Datasheet PDF文件第4页浏览型号A1280A-PL84M的Datasheet PDF文件第5页浏览型号A1280A-PL84M的Datasheet PDF文件第6页浏览型号A1280A-PL84M的Datasheet PDF文件第8页浏览型号A1280A-PL84M的Datasheet PDF文件第9页浏览型号A1280A-PL84M的Datasheet PDF文件第10页浏览型号A1280A-PL84M的Datasheet PDF文件第11页  
ACT2 Family FPGAs  
ACT 2 Timing Model*  
Input Delays  
Internal Delays  
Predicted  
Routing  
Delays  
Output Delays  
I/O Module  
Combinatorial  
Logic Module  
I/O Module  
t
INYL = 2.6 ns  
tIRD2 = 4.8 ns  
tDLH = 8.0 ns  
tRD1 = 1.4 ns  
tRD2 = 1.7 ns  
D
Q
tPD = 3.8 ns  
tRD4 = 3.1 ns  
tRD8 = 4.7 ns  
I/O Module  
G
t
DLH = 8.0 ns  
Sequential  
Logic Module  
tINH = 2.0 ns  
tINSU = 4.0 ns  
tINGL = 4.7 ns  
Combin-  
atorial  
Logic  
D
D
G
Q
Q
tRD1 = 1.4 ns  
tENHZ = 7.1 ns  
included  
in t  
SUD  
tOUTH = 0.0 ns  
tOUTSU = 0.4 ns  
tGLH = 9.0 ns  
tCO = 3.8 ns  
tSUD = 0.4 ns  
tHD = 0.0 ns  
ARRAY  
CLOCKS  
tCKH = 11.8 ns  
FO = 256  
FMAX = 100 MHz  
*Values shown for A1240A-2 at worst-case commercial conditions.  
Input Module Predicted Routing Delay  
v4.0  
7
 复制成功!