欢迎访问ic37.com |
会员登录 免费注册
发布采购

R80C188XL12 参数 Datasheet PDF下载

R80C188XL12图片预览
型号: R80C188XL12
PDF下载: 下载PDF文件 查看货源
内容描述: [MICROPROCESSOR|16-BIT|CMOS|LLCC|68PIN|CERAMIC ]
分类和应用:
文件页数/大小: 48 页 / 381 K
品牌: ETC [ ETC ]
 浏览型号R80C188XL12的Datasheet PDF文件第23页浏览型号R80C188XL12的Datasheet PDF文件第24页浏览型号R80C188XL12的Datasheet PDF文件第25页浏览型号R80C188XL12的Datasheet PDF文件第26页浏览型号R80C188XL12的Datasheet PDF文件第28页浏览型号R80C188XL12的Datasheet PDF文件第29页浏览型号R80C188XL12的Datasheet PDF文件第30页浏览型号R80C188XL12的Datasheet PDF文件第31页  
80C186XL/80C188XL  
AC SPECIFICATIONS (Continued)  
MAJOR CYCLE TIMINGS (INTERRUPT ACKNOWLEDGE CYCLE)  
e
a
e
All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted.  
g
5V 10%  
T
0 C to 70 C, V  
§
§
A
CC  
e
All output test conditions are with C  
e
50 pF.  
e
L
0.45V and V  
e
b
V 0.5V.  
CC  
For AC tests, input V  
2.4V except at X1 where V  
IL  
IH  
IH  
Values  
Test  
Symbol  
Parameter  
80C186XL25  
Min Max  
80C186XL GENERAL TIMING REQUIREMENTS (Listed More Than Once)  
80C186XL20  
80C186XL12 Unit  
Conditions  
Min Max  
Min  
Max  
T
T
Data in Setup (A/D)  
Data in Hold (A/D)  
8
3
10  
3
15  
3
ns  
ns  
DVCL  
CLDX  
80C186XL GENERAL TIMING RESPONSES (Listed More Than Once)  
T
T
T
T
T
T
T
T
T
T
T
Status Active Delay  
Status Inactive Delay  
Address Valid Delay  
Address Valid to Clock High  
Address Hold  
3
3
20  
20  
20  
3
3
25  
25  
27  
3
3
35 ns  
35 ns  
36 ns  
ns  
CHSV  
CLSH  
CLAV  
AVCH  
CLAX  
CLDV  
CHDX  
CHLH  
LHLL  
CHLL  
AVLL  
3
3
3
0
0
0
0
0
0
ns  
Data Valid Delay  
3
20  
20  
20  
3
27  
20  
20  
3
36 ns  
ns  
Status Hold Time  
10  
10  
10  
ALE Active Delay  
ALE Width  
25 ns  
ns  
b
b
b
15  
CLCL  
T
15  
T
15  
T
CLCL  
CLCL  
ALE Inactive Delay  
Address Valid to ALE Low  
25 ns  
ns  
b
b
b
b
b
b
T
T
10  
10  
T
T
10  
10  
T
T
15  
15  
Equal  
Loading  
CLCH  
CLCH  
CHCL  
CLCH  
CHCL  
T
Address Hold to ALE  
Inactive  
ns  
Equal  
Loading  
LLAX  
CHCL  
T
T
T
T
Address Float Delay  
T
20  
17  
17  
T
20  
25  
25  
T
25 ns  
37 ns  
37 ns  
ns  
CLAZ  
CLAX  
3
CLAX  
3
CLAX  
3
Control Active Delay 1  
Control Inactive Delay  
DEN Inactive to DT/R Low  
CVCTV  
CVCTX  
DXDL  
3
0
3
0
3
0
Equal  
Loading  
T
T
Control Active Delay 2  
3
3
20  
17  
3
3
22  
22  
3
3
37 ns  
37 ns  
CHCTV  
CVDEX  
DEN Inactive Delay  
(Non-Write Cycles)  
T
LOCK Valid/Invalid Delay  
3
17  
3
22  
3
37 ns  
CLLV  
27  
 复制成功!