欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第288页浏览型号HD6433846XXXH的Datasheet PDF文件第289页浏览型号HD6433846XXXH的Datasheet PDF文件第290页浏览型号HD6433846XXXH的Datasheet PDF文件第291页浏览型号HD6433846XXXH的Datasheet PDF文件第293页浏览型号HD6433846XXXH的Datasheet PDF文件第294页浏览型号HD6433846XXXH的Datasheet PDF文件第295页浏览型号HD6433846XXXH的Datasheet PDF文件第296页  
Bit 4: Receive enable (RE)  
Bit 4 selects enabling or disabling of the start of receive operation.  
Bit 4  
RE  
Description  
0
Receive operation disabled*1 (RXD pin is I/O port)  
Receive operation enabled*2 (RXD pin is receive data pin)  
(initial value)  
1
Notes: 1. Note that the RDRF, FER, PER, and OER flags in SSR are not affected when bit RE is  
cleared to 0, and retain their previous state.  
2. In this state, serial data reception is started when a start bit is detected in asynchronous  
mode or serial clock input is detected in synchronous mode. Be sure to carry out serial  
mode register (SMR) settings to decide the reception format before setting bit RE to 1.  
Bit 3: Multiprocessor interrupt enable (MPIE)  
Bit 3 selects enabling or disabling of the multiprocessor interrupt request. The MPIE bit setting is  
only valid when asynchronous mode is selected and reception is carried out with bit MP in SMR  
set to 1. The MPIE bit setting is invalid when bit COM is set to 1 or bit MP is cleared to 0.  
Bit 3  
MPIE  
Description  
0
Multiprocessor interrupt request disabled (normal receive operation) (initial value)  
Clearing conditions:  
When data is received in which the multiprocessor bit is set to 1  
1
Multiprocessor interrupt request enabled*  
Note:  
*
Receive data transfer from RSR to RDR, receive error detection, and setting of the  
RDRF, FER, and OER status flags in SSR is not performed. RXI, ERI, and setting of  
the RDRF, FER, and OER flags in SSR, are disabled until data with the multiprocessor  
bit set to 1 is received. When a receive character with the multiprocessor bit set to 1 is  
received, bit MPBR in SSR is set to 1, bit MPIE is automatically cleared to 0, and RXI  
and ERI requests (when bits TIE and RIE in serial control register 3 (SCR3) are set to  
1) and setting of the RDRF, FER, and OER flags are enabled.  
277  
 复制成功!