欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第258页浏览型号HD6433846XXXH的Datasheet PDF文件第259页浏览型号HD6433846XXXH的Datasheet PDF文件第260页浏览型号HD6433846XXXH的Datasheet PDF文件第261页浏览型号HD6433846XXXH的Datasheet PDF文件第263页浏览型号HD6433846XXXH的Datasheet PDF文件第264页浏览型号HD6433846XXXH的Datasheet PDF文件第265页浏览型号HD6433846XXXH的Datasheet PDF文件第266页  
9.7.3  
Operation  
1. 16-bit event counter operation  
When bit CH2 is cleared to 0 in ECCSR, ECH and ECL operate as a 16-bit event counter. Figure  
9-19 shows an example of the software processing when ECH and ECL are used as a 16-bit event  
counter.  
Start  
Clear CH2 to 0  
Clear CUEH, CUEL, CRCH, and CRCL to 0  
Clear OVH and OVL to 0  
Set CUEH, CUEL, CRCH, and CRCL to 1  
End  
Figure 9-19 Example of Software Processing when Using ECH and ECL as 16-Bit Event  
Counter  
As CH2 is cleared to 0 by a reset, ECH and ECL operate as a 16-bit event counter after a reset.  
They can also be used as a 16-bit event counter by carrying out the software processing shown in  
the example in figure 9-19. The operating clock source is asynchronous event input from the  
AEVL pin. When the next clock is input after the count value reaches H'FF in both ECH and  
ECL, ECH and ECL overflow from H'FFFF to H'0000, the OVH flag is set to 1 in ECCSR, the  
ECH and ECL count values each return to H'00, and counting up is restarted. When overflow  
occurs, the IRREC bit is set to 1 in IRR2. If the IENEC bit in IENR2 is 1 at this time, an interrupt  
request is sent to the CPU.  
247  
 复制成功!