欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第233页浏览型号HD6433846XXXH的Datasheet PDF文件第234页浏览型号HD6433846XXXH的Datasheet PDF文件第235页浏览型号HD6433846XXXH的Datasheet PDF文件第236页浏览型号HD6433846XXXH的Datasheet PDF文件第238页浏览型号HD6433846XXXH的Datasheet PDF文件第239页浏览型号HD6433846XXXH的Datasheet PDF文件第240页浏览型号HD6433846XXXH的Datasheet PDF文件第241页  
The noise canceler consists of five latch circuits connected in series and a match detector circuit.  
When the noise cancellation function is not used (NCS = 0), the system clock is selected as the  
sampling clock When the noise cancellation function is used (NCS = 1), the sampling clock is the  
internal clock selected by CKS1 and CKS0 in TMG, the input capture input is sampled on the  
rising edge of this clock, and the data is judged to be correct when all the latch outputs match. If  
all the outputs do not match, the previous value is retained. After a reset, the noise canceler output  
is initialized when the falling edge of the input capture input signal has been sampled five times.  
Therefore, after making a setting for use of the noise cancellation function, a pulse with at least  
five times the width of the sampling clock is a dependable input capture signal. Even if noise  
cancellation is not used, an input capture input signal pulse width of at least 2ø or 2øSUB is  
necessary to ensure that input capture operations are performed properly  
Note:  
* An input capture signal may be generated when the NCS bit is modified.  
Figure 9-9 shows an example of noise canceler timing.  
In this example, high-level input of less than five times the width of the sampling clock at the  
input capture input pin is eliminated as noise.  
Input capture  
input signal  
Sampling clock  
Noise canceler  
output  
Eliminated as noise  
Figure 9-9 Noise Canceler Timing (Example)  
222  
 复制成功!