欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第216页浏览型号HD6433846XXXH的Datasheet PDF文件第217页浏览型号HD6433846XXXH的Datasheet PDF文件第218页浏览型号HD6433846XXXH的Datasheet PDF文件第219页浏览型号HD6433846XXXH的Datasheet PDF文件第221页浏览型号HD6433846XXXH的Datasheet PDF文件第222页浏览型号HD6433846XXXH的Datasheet PDF文件第223页浏览型号HD6433846XXXH的Datasheet PDF文件第224页  
Bit 5: Timer overflow interrupt enable H (OVIEH)  
Bit 5 selects enabling or disabling of interrupt generation when TCFH overflows.  
Bit 5  
OVIEH  
Description  
0
1
TCFH overflow interrupt request is disabled  
TCFH overflow interrupt request is enabled  
(initial value)  
Bit 4: Counter clear H (CCLRH)  
In 8-bit mode, bit 4 selects whether TCF is cleared when TCF and OCRF match.  
In 8-bit mode, bit 4 selects whether TCFH is cleared when TCFH and OCRFH match.  
Bit 4  
CCLRH  
Description  
0
16-bit mode: TCF clearing by compare match is disabled  
8-bit mode: TCFH clearing by compare match is disabled  
(initial value)  
1
16-bit mode: TCF clearing by compare match is enabled  
8-bit mode: TCFH clearing by compare match is enabled  
Bit 3: Timer overflow flag L (OVFL)  
Bit 3 is a status flag indicating that TCFL has overflowed from H'FF to H'00. This flag is set by  
hardware and cleared by software. It cannot be set by software.  
Bit 3  
OVFL  
Description  
0
Clearing conditions:  
(initial value)  
After reading OVFL = 1, cleared by writing 0 to OVFL  
1
Setting conditions:  
Set when TCFL overflows from H'FF to H'00  
205  
 复制成功!