欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第122页浏览型号HD6433846XXXH的Datasheet PDF文件第123页浏览型号HD6433846XXXH的Datasheet PDF文件第124页浏览型号HD6433846XXXH的Datasheet PDF文件第125页浏览型号HD6433846XXXH的Datasheet PDF文件第127页浏览型号HD6433846XXXH的Datasheet PDF文件第128页浏览型号HD6433846XXXH的Datasheet PDF文件第129页浏览型号HD6433846XXXH的Datasheet PDF文件第130页  
5.7  
Active (Medium-Speed) Mode  
5.7.1  
Transition to Active (Medium-Speed) Mode  
If the RES pin is driven low, active (medium-speed) mode is entered. If the LSON bit in SYSCR2  
is set to 1 while the LSON bit in SYSCR1 is cleared to 0, a transition to active (medium-speed)  
mode results from IRQ0, IRQ1 or WKP7 to WKP0 interrupts in standby mode, timer A, timer F,  
timer G, IRQ0 or WKP7 to WKP0 interrupts in watch mode, or any interrupt in sleep mode. A  
transition to active (medium-speed) mode does not take place if the I bit of CCR is set to 1 or the  
particular interrupt is disabled in the interrupt enable register.  
The CPU may operate at a 1/2 state faster timing at transition to active (medium-speed) mode.  
5.7.2  
Active (medium-speed) mode is cleared by a SLEEP instruction.  
Clearing by SLEEP instruction  
Clearing Active (Medium-Speed) Mode  
A transition to standby mode takes place if the SLEEP instruction is executed while the SSBY bit  
in SYSCR1 is set to 1, the LSON bit in SYSCR1 is cleared to 0, and the TMA3 bit in TMA is  
cleared to 0. The system goes to watch mode if the SSBY bit in SYSCR1 is set to 1 and bit TMA3  
in TMA is set to 1 when a SLEEP instruction is executed.  
When both SSBY and LSON are cleared to 0 in SYSCR1 and a SLEEP instruction is executed,  
sleep mode is entered. Direct transfer to active (high-speed) mode or to subactive mode is also  
possible. See 5.8, Direct Transfer, below for details.  
Clearing by RES pin  
When the RES pin is driven low, a transition is made to the reset state and active (medium-speed)  
mode is cleared.  
5.7.3  
Operating Frequency in Active (Medium-Speed) Mode  
Operation in active (medium-speed) mode is clocked at the frequency designated by the MA1 and  
MA0 bits in SYSCR1.  
111  
 复制成功!