欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第120页浏览型号HD6433846XXXH的Datasheet PDF文件第121页浏览型号HD6433846XXXH的Datasheet PDF文件第122页浏览型号HD6433846XXXH的Datasheet PDF文件第123页浏览型号HD6433846XXXH的Datasheet PDF文件第125页浏览型号HD6433846XXXH的Datasheet PDF文件第126页浏览型号HD6433846XXXH的Datasheet PDF文件第127页浏览型号HD6433846XXXH的Datasheet PDF文件第128页  
5.5  
Subsleep Mode  
5.5.1  
Transition to Subsleep Mode  
The system goes from subactive mode to subsleep mode when a SLEEP instruction is executed  
while the SSBY bit in SYSCR1 is cleared to 0, LSON bit in SYSCR1 is set to 1, and TMA3 bit in  
TMA is set to 1. In subsleep mode, operation of on-chip peripheral modules other than the A/D  
converter, PWM and WDT is halted. As long as a minimum required voltage is applied, the  
contents of CPU registers, the on-chip RAM and some registers of the on-chip peripheral modules  
are retained. I/O ports keep the same states as before the transition.  
5.5.2  
Clearing Subsleep Mode  
Subsleep mode is cleared by an interrupt (timer A, timer C, timer F, timer G, asynchronous  
counter, SCI1, SCI3-2, SCI3-1, IRQ4 to IRQ0, WKP7 to WKP0) or by a low input at the RES pin.  
Clearing by interrupt  
When an interrupt is requested, subsleep mode is cleared and interrupt exception handling starts.  
Subsleep mode is not cleared if the I bit of CCR is set to 1 or the particular interrupt is disabled in  
the interrupt enable register.  
To synchronize the interrupt request signal with the subclock, up to 2/øSUB (s) delay may occur  
after the interrupt request signal occurrence, before the interrupt exception handling start.  
Clearing by RES input  
Clearing by RES pin is the same as for standby mode; see 2. Clearing by RES pin in 5.3.2,  
Clearing Standby Mode.  
109  
 复制成功!