欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第125页浏览型号HD6433846XXXH的Datasheet PDF文件第126页浏览型号HD6433846XXXH的Datasheet PDF文件第127页浏览型号HD6433846XXXH的Datasheet PDF文件第128页浏览型号HD6433846XXXH的Datasheet PDF文件第130页浏览型号HD6433846XXXH的Datasheet PDF文件第131页浏览型号HD6433846XXXH的Datasheet PDF文件第132页浏览型号HD6433846XXXH的Datasheet PDF文件第133页  
2. Time for direct transition from active (medium-speed) mode to active (high-speed) mode  
A direct transition from active (medium-speed) mode to active (high-speed) mode is performed by  
executing a SLEEP instruction in active (medium-speed) mode while bits SSBY and LSON are  
both cleared to 0 in SYSCR1, and bit MSON is cleared to 0 and bit DTON is set to 1 in SYSCR2.  
The time from execution of the SLEEP instruction to the end of interrupt exception handling (the  
direct transition time) is given by equation (2) below.  
Direct transition time = { (Number of SLEEP instruction execution states) + (number of internal  
processing states) } × (tcyc before transition) + (number of interrupt  
exception handling execution states) × (tcyc after transition)  
.................................. (2)  
Example: Direct transition time = (2 + 1) × 16tosc + 14 × 2tosc = 76tosc (when ø/8 is selected as  
the CPU operating clock)  
Notation:  
tosc: OSC clock cycle time  
tcyc: System clock (ø) cycle time  
3. Time for direct transition from subactive mode to active (high-speed) mode  
A direct transition from subactive mode to active (high-speed) mode is performed by executing a  
SLEEP instruction in subactive mode while bit SSBY is set to 1 and bit LSON is cleared to 0 in  
SYSCR1, bit MSON is cleared to 0 and bit DTON is set to 1 in SYSCR2, and bit TMA3 is set to 1  
in TMA. The time from execution of the SLEEP instruction to the end of interrupt exception  
handling (the direct transition time) is given by equation (3) below.  
Direct transition time = { (Number of SLEEP instruction execution states) + (number of internal  
processing states) } × (tsubcyc before transition) + { (wait time set in  
STS2 to STS0) + (number of interrupt exception handling execution  
states) } × (tcyc after transition)  
........................ (3)  
Example: Direct transition time = (2 + 1) × 8tw + (8192 + 14) × 2tosc = 24tw + 16412tosc (when  
øw/8 is selected as the CPU operating clock, and wait time = 8192 states)  
Notation:  
tosc:  
tw:  
tcyc:  
OSC clock cycle time  
Watch clock cycle time  
System clock (ø) cycle time  
tsubcyc: Subclock SUB) cycle time  
114  
 复制成功!