欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第115页浏览型号HD6433846XXXH的Datasheet PDF文件第116页浏览型号HD6433846XXXH的Datasheet PDF文件第117页浏览型号HD6433846XXXH的Datasheet PDF文件第118页浏览型号HD6433846XXXH的Datasheet PDF文件第120页浏览型号HD6433846XXXH的Datasheet PDF文件第121页浏览型号HD6433846XXXH的Datasheet PDF文件第122页浏览型号HD6433846XXXH的Datasheet PDF文件第123页  
5.2  
Sleep Mode  
5.2.1  
Transition to Sleep Mode  
1. Transition to sleep (high-speed) mode  
The system goes from active mode to sleep (high-speed) mode when a SLEEP instruction is  
executed while the SSBY and LSON bits in SYSCR1 are cleared to 0 and the MSON and DTON  
bits in SYSCR2 are also cleared to 0. In sleep mode CPU operation is halted but the on-chip  
peripheral functions. CPU register contents are retained.  
2. Transition to sleep (medium-speed) mode  
The system goes from active mode to sleep (medium-speed) mode when a SLEEP instruction is  
executed while the SSBY and LSON bits in SYSCR1 are cleared to 0, the MSON bit in SYSCR2  
is set to 1, and the DTON bit in SYSCR2 is cleared to 0. In sleep (medium-speed) mode, as in  
sleep (high-speed) mode, CPU operation is halted but the on-chip peripheral functions are  
operational. The clock frequency in sleep (medium-speed) mode is determined by the MA1 and  
MA0 bits in SYSCR1. CPU register contents are retained.  
The CPU may operate at a 1/2 state faster timing at transition to sleep (medium-speed) mode.  
5.2.2  
Clearing Sleep Mode  
Sleep mode is cleared by any interrupt (timer A, timer C, timer F, timer G, asynchronous counter,  
IRQ4 to IRQ0, WKP7 to WKP0, SCI1, SCI3-1, SCI3-2, or A/D converter), or by input at the RES  
pin.  
Clearing by interrupt  
When an interrupt is requested, sleep mode is cleared and interrupt exception handling starts. A  
transition is made from sleep (high-speed) mode to active (high-speed) mode, or from sleep  
(medium-speed) mode to active (medium-speed) mode. Sleep mode is not cleared if the I bit of the  
condition code register (CCR) is set to 1 or the particular interrupt is disabled in the interrupt  
enable register.  
To synchronize the interrupt request signal with the system clock, up to 2/ø (s) delay may occur  
after the interrupt request signal occurrence, before the interrupt exception handling start.  
Clearing by RES input  
When the RES pin goes low, the CPU goes into the reset state and sleep mode is cleared.  
104  
 复制成功!