欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第92页浏览型号Z8018008VSC的Datasheet PDF文件第93页浏览型号Z8018008VSC的Datasheet PDF文件第94页浏览型号Z8018008VSC的Datasheet PDF文件第95页浏览型号Z8018008VSC的Datasheet PDF文件第97页浏览型号Z8018008VSC的Datasheet PDF文件第98页浏览型号Z8018008VSC的Datasheet PDF文件第99页浏览型号Z8018008VSC的Datasheet PDF文件第100页  
Z8018x Family  
MPU User Manual  
81  
also the interrupt response sequence used for all internal interrupts  
(except TRAP).  
As depicted in Figure 41, the low-order byte of the vector table address  
has the most significant three bits of the software programmable IL  
register while the least significant five bits are a unique fixed value for  
each interrupt (INT1, INT2 and internal) source:  
Memory  
16-bit Vector  
Fixed Code  
I
IL  
(5 bits)  
High-order 8 bits  
of starting address  
Vector + 1  
Vector  
32 Bytes  
Vector  
Table  
Low-order 8 bits  
of starting address  
Figure 41. INT1, INT2 Vector Acquisition  
INT1 and INT2 are globally masked by IEF1 is 0. Each is also  
individually maskable by respectively clearing the ITE1 and ITE2 (bits  
1,2) of the INT/TRAP control register to 0.  
During RESET, IEF1, ITE1 and ITE2 bits are reset to 0.  
Internal Interrupts  
Internal interrupts (except TRAP) use the same vectored response mode  
as INT1 and INT2. Internal interrupts are globally masked by IEF1 is 0.  
Individual internal interrupts are enabled/disabled by programming each  
UM005001-ZMP0400  
 复制成功!