欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第132页浏览型号Z8018008VSC的Datasheet PDF文件第133页浏览型号Z8018008VSC的Datasheet PDF文件第134页浏览型号Z8018008VSC的Datasheet PDF文件第135页浏览型号Z8018008VSC的Datasheet PDF文件第137页浏览型号Z8018008VSC的Datasheet PDF文件第138页浏览型号Z8018008VSC的Datasheet PDF文件第139页浏览型号Z8018008VSC的Datasheet PDF文件第140页  
Z8018x Family  
MPU User Manual  
121  
Bit  
Position Bit/Field R/W  
Value Description  
5
PE  
R
Parity Error — PE is set to 1 when a parity error is  
detected on an incoming data byte and ASCI parity  
detection is enabled (the MOD1 bit of CNTLA is set to  
1). PE is cleared to 0 when the EFR bit (Error Flag Reset)  
of CNTLA is written to 0, when DCD0 is High, in  
IOSTOP mode, and during RESET.  
4
3
FE  
R
Framing Error — If a receive data byte frame is  
delimited by an invalid stop bit (that is, 0, should be 1),  
FE is set to 1. FE is cleared to 0 when the EFR bit (Error  
Flag Reset) of CNTLA is written to 0, when DCD0 is  
High, in IOSTOP mode, and during RESET.  
RIE  
R/W  
Receive Interrupt Enable — RIE must be set to 1 to  
enable ASCI receive interrupt requests. When RIE is 1, if  
any of the flags RDRF, OVRN, PE, or FE become set to  
1, an interrupt request is generated. For channel 0, an  
interrupt is also generated by the transition of the external  
DCD0 input from Low to High.  
2
1
DCD0  
TDRE  
R
R
Data Carrier Detect — Channel 0 has an external  
DCD0 input pin. The DCD0 bit is set to 1 when the  
DCD0 input is HIGH. It is cleared to 0 on the first read of  
(STAT0, following the DCD0 input transition from  
HIGH to LOW and during RESET. When DCD0 is 1,  
receiver unit is reset and receiver operation is inhibited.  
Transmit Data Register Empty — TDRE = 1 indicates  
that the TDR is empty and the next transmit data byte is  
written to TDR. After the byte is written to TDR, TDRE  
is cleared to 0 until the ASCI transfers the byte from TDR  
to the TSR and then TDRE is again set to 1. TDRE is set  
to 1 in IOSTOP mode and during RESET. When the  
external CTS input is High, TDRE is reset to 0.  
UM005001-ZMP0400  
 复制成功!