欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第130页浏览型号Z8018008VSC的Datasheet PDF文件第131页浏览型号Z8018008VSC的Datasheet PDF文件第132页浏览型号Z8018008VSC的Datasheet PDF文件第133页浏览型号Z8018008VSC的Datasheet PDF文件第135页浏览型号Z8018008VSC的Datasheet PDF文件第136页浏览型号Z8018008VSC的Datasheet PDF文件第137页浏览型号Z8018008VSC的Datasheet PDF文件第138页  
Z8018x Family  
MPU User Manual  
119  
ASCI Receive Shift Register 0,1(RSR0, 1)  
This register receives data shifted in on the RXA pin. When full, data is  
automatically transferred to the ASCI Receive Data Register (RDR) if it  
is empty. If RSR is not empty when the next incoming data byte is shifted  
in, an overrun error occurs. The RSR is not program-accessible.  
ASCI Receive Data Register 0,1 (RDR0, 1: I/O Address = 08H, 09H)  
When a complete incoming data byte is assembled in RSR, it is  
automatically transferred to the RDR if RDR is empty. The next incoming  
data byte can be shifted into RSR while RDR contains the previous  
received data byte. Thus, the ASCI receiver on Z80180 is double-  
buffered.  
ASCI Receive Data Register Ch. 0 (RDR0: 08H)  
Bit  
7
6
5
4
3
2
1
0
Bit/Field  
R/W  
ASCI Receive Channel 0  
R/W  
0
Reset  
Note: R = Read W = Write X = Indeterminate ? = Not Applicable  
ASCI Receive Data Register Ch. 1 (RDR1: 09H)  
Bit  
7
6
5
4
3
2
1
0
Bit/Field  
R/W  
ASCI Receive Channel 1  
R/W  
0
Reset  
Note: R = Read W = Write X = Indeterminate ? = Not Applicable  
\
On the Z8S180 and Z8L180-class processors are quadruple buffered. The  
ASCI Receive Data Register is a read-only register. However, if RDRF =  
UM005001-ZMP0400  
 复制成功!