欢迎访问ic37.com |
会员登录 免费注册
发布采购

ZL50022QCG1 参数 Datasheet PDF下载

ZL50022QCG1图片预览
型号: ZL50022QCG1
PDF下载: 下载PDF文件 查看货源
内容描述: 增强型4K的数字开关与地层4E DPLL [Enhanced 4 K Digital Switch with Stratum 4E DPLL]
分类和应用: 开关电信集成电路电信转换电路电信电路
文件页数/大小: 121 页 / 931 K
品牌: ZARLINK [ ZARLINK SEMICONDUCTOR INC ]
 浏览型号ZL50022QCG1的Datasheet PDF文件第27页浏览型号ZL50022QCG1的Datasheet PDF文件第28页浏览型号ZL50022QCG1的Datasheet PDF文件第29页浏览型号ZL50022QCG1的Datasheet PDF文件第30页浏览型号ZL50022QCG1的Datasheet PDF文件第32页浏览型号ZL50022QCG1的Datasheet PDF文件第33页浏览型号ZL50022QCG1的Datasheet PDF文件第34页浏览型号ZL50022QCG1的Datasheet PDF文件第35页  
ZL50022  
Data Sheet  
The input delay is controlled by STIN[n]BD2-0 (bits 8 - 6) to control the bit shift and STIN[n]SMP1 - 0 (bits 5 - 4) to  
control the sampling point in the Stream Input Control Register 0 - 31 (SICR0 - 31).  
Nominal Channel n Boundary  
Nominal Channel n+1 Boundary  
STi[n]  
0
7
6
5
4
3
2
1
0
7
000 01  
111 11  
111 00  
111 10  
111 01  
110 11  
110 00  
110 10  
110 01  
101 11  
101 00  
101 10  
101 01  
100 11  
100 00  
100 10  
100 01  
000 10  
000 00 (Default)  
000 11  
001 01  
001 10  
001 00  
001 11  
010 01  
010 10  
010 00  
010 11  
011 01  
011 10  
011 00  
011 11  
The first 3 bits represent STIN[n]BD2 - 0 for setting the bit delay  
The second set of 2 bits represent STIN[n]SMP1 - 0 for setting the sampling point offset  
Example: With a setting of 011 10 the offset will be 3 bits at a 1/2 sampling point  
Note: Italic settings can be used in 16 Mbps mode (1/2 and 4/4 sampling point)  
Figure 15 - Input Bit Delay and Factional Sampling Point  
31  
Zarlink Semiconductor Inc.  
 复制成功!