欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S100E-4VQG100CS1 参数 Datasheet PDF下载

XC3S100E-4VQG100CS1图片预览
型号: XC3S100E-4VQG100CS1
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 572MHz, 2160-Cell, CMOS, PQFP100,]
分类和应用: 时钟可编程逻辑
文件页数/大小: 227 页 / 6528 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S100E-4VQG100CS1的Datasheet PDF文件第193页浏览型号XC3S100E-4VQG100CS1的Datasheet PDF文件第194页浏览型号XC3S100E-4VQG100CS1的Datasheet PDF文件第195页浏览型号XC3S100E-4VQG100CS1的Datasheet PDF文件第196页浏览型号XC3S100E-4VQG100CS1的Datasheet PDF文件第198页浏览型号XC3S100E-4VQG100CS1的Datasheet PDF文件第199页浏览型号XC3S100E-4VQG100CS1的Datasheet PDF文件第200页浏览型号XC3S100E-4VQG100CS1的Datasheet PDF文件第201页  
Spartan-3E FPGA Family: Pinout Descriptions  
FG320: 320-ball Fine-pitch Ball Grid Array  
The 320-ball fine-pitch ball grid array package, FG320,  
supports three different Spartan-3E FPGAs, including the  
XC3S500E, the XC3S1200E, and the XC3S1600E, as  
shown in Table 147 and Figure 86.  
If the table row is highlighted in tan, then this is an instance  
where an unconnected pin on the XC3S500E FPGA maps  
to a VREF pin on the XC3S1200E and XC3S1600E FPGA.  
If the FPGA application uses an I/O standard that requires a  
VREF voltage reference, connect the highlighted pin to the  
VREF voltage supply, even though this does not actually  
connect to the XC3S500E FPGA. This VREF connection on  
the board allows future migration to the larger devices  
without modifying the printed-circuit board.  
The FG320 package is an 18 x 18 array of solder balls  
minus the four center balls.  
Table 147 lists all the package pins. They are sorted by  
bank number and then by pin name of the largest device.  
Pins that form a differential I/O pair appear together in the  
table. The table also shows the pin number for each pin and  
the pin type, as defined earlier.  
All other balls have nearly identical functionality on all three  
devices. Table 146 summarizes the Spartan-3E footprint  
migration differences for the FG320 package.  
The highlighted rows indicate pinout differences between  
the XC3S500E, the XC3S1200E, and the XC3S1600E  
FPGAs. The XC3S500E has 18 unconnected balls,  
indicated as N.C. (No Connection) in Table 147 and with the  
black diamond character () in Table 147 and Figure 86.  
An electronic version of this package pinout table and  
footprint diagram is available for download from the Xilinx  
web site at:  
http://www.xilinx.com/support/documentation/data_sheets  
/s3e_pin.zip  
Pinout Table  
Table 147: FG320 Package Pinout  
FG320  
Ball  
Bank  
XC3S500E Pin Name  
XC3S1200E Pin Name  
XC3S1600E Pin Name  
Type  
0
IP  
IO  
IO  
A7  
500E: INPUT  
1200E: I/O  
1600E: I/O  
0
0
0
IO  
IO  
IO  
IO  
IO  
IO  
IO  
IO  
A8  
I/O  
I/O  
A11  
A12  
N.C. ()  
500E: N.C.  
1200E: I/O  
1600E: I/O  
0
0
IO  
IP  
IO  
IO  
IO  
IO  
C4  
I/O  
D13  
500E: INPUT  
1200E: I/O  
1600E: I/O  
0
0
0
0
0
0
0
0
0
0
0
0
0
0
IO  
IO  
IO  
IO  
IO  
E13  
G9  
I/O  
I/O  
IO  
IO/VREF_0  
IO_L01N_0  
IO_L01P_0  
IO_L03N_0/VREF_0  
IO_L03P_0  
IO_L04N_0  
IO_L04P_0  
IO_L05N_0/VREF_0  
IO_L05P_0  
IO_L06N_0  
IO_L06P_0  
IO_L08N_0  
IO/VREF_0  
IO/VREF_0  
B11  
A16  
B16  
C14  
D14  
A14  
B14  
B13  
A13  
E12  
F12  
F11  
VREF  
I/O  
IO_L01N_0  
IO_L01N_0  
IO_L01P_0  
IO_L01P_0  
I/O  
IO_L03N_0/VREF_0  
IO_L03P_0  
IO_L03N_0/VREF_0  
IO_L03P_0  
VREF  
I/O  
IO_L04N_0  
IO_L04N_0  
I/O  
IO_L04P_0  
IO_L04P_0  
I/O  
IO_L05N_0/VREF_0  
IO_L05P_0  
IO_L05N_0/VREF_0  
IO_L05P_0  
VREF  
I/O  
IO_L06N_0  
IO_L06N_0  
I/O  
IO_L06P_0  
IO_L06P_0  
I/O  
IO_L08N_0  
IO_L08N_0  
I/O  
DS312 (v4.2) December 14, 2018  
www.xilinx.com  
Product Specification  
197  
 复制成功!