欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S1600E-4FGG320C 参数 Datasheet PDF下载

XC3S1600E-4FGG320C图片预览
型号: XC3S1600E-4FGG320C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列 [Spartan-3E FPGA Family]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 193 页 / 1733 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第19页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第20页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第21页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第22页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第24页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第25页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第26页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第27页  
R
Functional Description  
The SLICEM pair supports two additional functions:  
Enable (CE), Slice Write Enable (SLICEWE1), and  
Reset/Set (RS) are shared in common between the two  
halves.  
Two 16x1 distributed RAM blocks, RAM16  
Two 16-bit shift registers, SRL16  
The LUTs located in the top and bottom portions of the slice  
are referred to as "G" and "F", respectively, or the "G-LUT"  
and the "F-LUT". The storage elements in the top and bot-  
tom portions of the slice are called FFY and FFX, respec-  
tively.  
Each of these elements is described in more detail in the fol-  
lowing sections.  
Logic Cells  
The combination of a LUT and a storage element is known  
as a "Logic Cell". The additional features in a slice, such as  
the wide multiplexers, carry logic, and arithmetic gates, add  
to the capacity of a slice, implementing logic that would oth-  
erwise require additional LUTs. Benchmarks have shown  
that the overall slice is equivalent to 2.25 simple logic cells.  
This calculation provides the equivalent logic cell count  
shown in Table 6.  
Each slice has two multiplexers with F5MUX in the bottom  
portion of the slice and FiMUX in the top portion. Depending  
on the slice, the FiMUX takes on the name F6MUX,  
F7MUX, or F8MUX, according to its position in the multi-  
plexer chain. The lower SLICEL and SLICEM both have an  
F6MUX. The upper SLICEM has an F7MUX, and the upper  
SLICEL has an F8MUX.  
The carry chain enters the bottom of the slice as CIN and  
exits at the top as COUT. Five multiplexers control the chain:  
CYINIT, CY0F, and CYMUXF in the bottom portion and  
CY0G and CYMUXG in the top portion. The dedicated arith-  
metic logic includes the exclusive-OR gates XORF and  
XORG (bottom and top portions of the slice, respectively)  
as well as the AND gates FAND and GAND (bottom and top  
portions, respectively).  
Slice Details  
Figure 16 is a detailed diagram of the SLICEM. It represents  
a superset of the elements and connections to be found in  
all slices. The dashed and gray lines (blue when viewed in  
color) indicate the resources found only in the SLICEM and  
not in the SLICEL.  
Each slice has two halves, which are differentiated as top  
and bottom to keep them distinct from the upper and lower  
slices in a CLB. The control inputs for the clock (CLK), Clock  
See Table 7 for a description of all the slice input and output  
signals.  
Table 7: Slice Inputs and Outputs  
Name  
F[4:1]  
Location  
SLICEL/M Bottom  
SLICEL/M Top  
Direction  
Input  
Description  
F-LUT and FAND inputs  
G[4:1]  
BX  
Input  
G-LUT and GAND inputs or Write Address (SLICEM)  
SLICEL/M Bottom  
Input  
Bypass to or output (SLICEM) or storage element, or control input to  
F5MUX, input to carry logic, or data input to RAM (SLICEM)  
BY  
SLICEL/M Top  
Input  
Bypass to or output (SLICEM) or storage element, or control input to  
FiMUX, input to carry logic, or data input to RAM (SLICEM)  
BXOUT  
BYOUT  
ALTDIG  
DIG  
SLICEM Bottom  
SLICEM Top  
SLICEM Top  
SLICEM Top  
Output  
Output  
Input  
BX bypass output  
BY bypass output  
Alternate data input to RAM  
Output  
Input  
ALTDIG or SHIFTIN bypass output  
RAM Write Enable  
SLICEWE1 SLICEM Common  
F5  
SLICEL/M Bottom  
SLICEL/M Top  
Output  
Input  
Output from F5MUX; direct feedback to FiMUX  
Input to FiMUX; direct feedback from F5MUX or another FiMUX  
Input to FiMUX; direct feedback from F5MUX or another FiMUX  
Output from FiMUX; direct feedback to another FiMUX  
FFX/Y Clock Enable  
FXINA  
FXINB  
Fi  
SLICEL/M Top  
Input  
SLICEL/M Top  
Output  
Input  
CE  
SLICEL/M Common  
SLICEL/M Common  
SR  
Input  
FFX/Y Set or Reset or RAM Write Enable (SLICEM)  
16  
www.xilinx.com  
DS312-2 (v1.1) March 21, 2005  
Advance Product Specification  
 复制成功!