欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS312_09 参数 Datasheet PDF下载

DS312_09图片预览
型号: DS312_09
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列:介绍和订购信息 [Spartan-3E FPGA Family: Introduction and Ordering Information]
分类和应用:
文件页数/大小: 233 页 / 5527 K
品牌: XILINX [ XILINX, INC ]
 浏览型号DS312_09的Datasheet PDF文件第54页浏览型号DS312_09的Datasheet PDF文件第55页浏览型号DS312_09的Datasheet PDF文件第56页浏览型号DS312_09的Datasheet PDF文件第57页浏览型号DS312_09的Datasheet PDF文件第59页浏览型号DS312_09的Datasheet PDF文件第60页浏览型号DS312_09的Datasheet PDF文件第61页浏览型号DS312_09的Datasheet PDF文件第62页  
R
Functional Description  
Status Logic  
The Status Logic indicates the present state of the DCM  
and a means to reset the DCM to its initial known state. The  
Status Logic signals are described in Table 37.  
The RST signal must be asserted for three or more CLKIN  
cycles. A DCM reset does not affect attribute values (for  
example, CLKFX_MULTIPLY and CLKFX_DIVIDE). If not  
used, RST is tied to GND.  
In general, the Reset (RST) input is only asserted upon con-  
figuring the FPGA or when changing the CLKIN frequency.  
The eight bits of the STATUS bus are described in Table 38.  
Table 37: Status Logic Signals  
Signal  
Direction  
Input  
Description  
RST  
A High resets the entire DCM to its initial power-on state. Initializes the DLL taps for  
a delay of zero. Sets the LOCKED output Low. This input is asynchronous.  
STATUS[7:0]  
LOCKED  
Output  
Output  
The bit values on the STATUS bus provide information regarding the state of DLL and  
PS operation  
Indicates that the CLKIN and CLKFB signals are in phase by going High. The two  
signals are out-of-phase when Low.  
Table 38: DCM Status Bus  
Bit  
0
Name  
Reserved  
CLKIN Stopped  
Description  
-
1
When High, indicates that the CLKIN input signal is not toggling. When Low, indicates CLKIN  
is toggling. This bit functions only when the CLKFB input is connected.(1)  
2
CLKFX Stopped When High, indicates that the CLKFX output is not toggling. When Low, indicates the CLKFX  
output is toggling. This bit functions only when the CLKFX or CLKFX180 output are connected.  
3-6 Reserved  
-
Notes:  
1. When only the DFS clock outputs but none of the DLL clock outputs are used, this bit does not go High when the CLKIN signal stops.  
Stabilizing DCM Clocks Before User Mode  
Table 39: STARTUP_WAIT Attribute  
Attribute Description  
The STARTUP_WAIT attribute shown in Table 39 optionally  
delays the end of the FPGA’s configuration process until  
after the DCM locks to its incoming clock frequency. This  
option ensures that the FPGA remains in the Startup phase  
of configuration until all clock outputs generated by the  
DCM are stable. When all DCMs that have their  
STARTUP_WAIT attribute set to TRUE assert the LOCKED  
signal, then the FPGA completes its configuration process  
and proceeds to user mode. The associated bitstream gen-  
erator (BitGen) option LCK_cycle specifies one of the six  
cycles in the Startup phase. The selected cycle defines the  
point at which configuration stalls until all the LOCKED out-  
puts go High. See Start-Up, page 107 for more information.  
Values  
STARTUP_WAIT When TRUE,  
delays transition  
TRUE, FALSE  
fromconfiguration  
to user mode until  
DCM locks to the  
input clock.  
Spread Spectrum  
DCMs accept typical spread spectrum clocks as long as  
they meet the input requirements. The DLL will track the fre-  
quency changes created by the spread spectrum clock to  
drive the global clocks to the FPGA logic. See XAPP469,  
Spread-Spectrum Clocking Reception for Displays for  
details.  
58  
www.xilinx.com  
DS312-2 (v3.8) August 26, 2009  
Product Specification  
 复制成功!