欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8770SIFV 参数 Datasheet PDF下载

WM8770SIFV图片预览
型号: WM8770SIFV
PDF下载: 下载PDF文件 查看货源
内容描述: 24位, 192kHz的8声道编解码器,带有音量控制 [24-bit, 192kHz 8-Channel Codec with Volume Control]
分类和应用: 解码器编解码器
文件页数/大小: 52 页 / 555 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8770SIFV的Datasheet PDF文件第19页浏览型号WM8770SIFV的Datasheet PDF文件第20页浏览型号WM8770SIFV的Datasheet PDF文件第21页浏览型号WM8770SIFV的Datasheet PDF文件第22页浏览型号WM8770SIFV的Datasheet PDF文件第24页浏览型号WM8770SIFV的Datasheet PDF文件第25页浏览型号WM8770SIFV的Datasheet PDF文件第26页浏览型号WM8770SIFV的Datasheet PDF文件第27页  
Production Data  
WM8770  
DSP EARLY MODE  
In DSP early mode, the MSB of DAC channel 1 left data is sampled by the WM8770 on the second  
rising edge on BCLK following a DACLRC rising edge. DAC channel 1 right and DAC channels 2, 3  
and 4 data follow DAC channel 1 left data (Figure 17).  
1 BCLK  
1 BCLK  
1/fs  
DACLRC  
BCK  
CHANNEL 1  
LEFT  
CHANNEL 1  
RIGHT  
CHANNEL 2  
LEFT  
CHANNEL 4  
RIGHT  
NO VALID DATA  
DIN1  
1
2
n
1
2
n
1
2
n
n-1  
n-1  
n-1  
MSB  
LSB  
Input Word Length (IWL)  
Figure 17 DSP Early Mode Timing Diagram – DAC Data Input  
The MSB of the left channel ADC data is output on DOUT and changes on the first falling edge of  
BCLK following a low to high ADCLRC transition and may be sampled on the rising edge of BCLK.  
The right channel ADC data is contiguous with the left channel data (Figure 18)  
1 BCLK  
1 BCLK  
1/fs  
ADCLRC  
BCK  
LEFT CHANNEL  
RIGHT CHANNEL  
NO VALID DATA  
DOUT  
1
2
n
1
2
n
n-1  
n-1  
MSB  
LSB  
Input Word Length (IWL)  
Figure 18 DSP Early Mode Timing Diagram – ADC Data Output  
PD Rev 4.1 June 2005  
23  
w
 复制成功!