欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8580_07_12 参数 Datasheet PDF下载

WM8580_07_12图片预览
型号: WM8580_07_12
PDF下载: 下载PDF文件 查看货源
内容描述: 多通道编解码器S / PDIF收发器 [Multichannel CODEC with S/PDIF Transceiver]
分类和应用: 解码器编解码器光电二极管
文件页数/大小: 97 页 / 1142 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8580_07_12的Datasheet PDF文件第22页浏览型号WM8580_07_12的Datasheet PDF文件第23页浏览型号WM8580_07_12的Datasheet PDF文件第24页浏览型号WM8580_07_12的Datasheet PDF文件第25页浏览型号WM8580_07_12的Datasheet PDF文件第27页浏览型号WM8580_07_12的Datasheet PDF文件第28页浏览型号WM8580_07_12的Datasheet PDF文件第29页浏览型号WM8580_07_12的Datasheet PDF文件第30页  
WM8580  
Production Data  
I2S MODE  
In I2S mode, the MSB of DIN1/2/3 is sampled on the second rising edge of BCLK following a LRCLK  
transition. The MSB of the output data changes on the first falling edge of BCLK following an LRCLK  
transition, and may be sampled on the next rising edge of BCLK. LRCLKs are low during the left  
samples and high during the right samples.  
Figure 16 I2S Mode Timing Diagram  
DSP MODE A  
In DSP Mode A, the MSB of Channel 1 left data is sampled on the second rising edge of BCLK  
following a LRCLK rising edge. Channel 1 right data then follows. For the PAIF Receiver, Channels 2  
and 3 follow as shown in Figure 17.  
Figure 17 DSP Mode A Timing Diagram – PAIF Receiver Input Data  
For the SAIF receiver, only stereo information is processed.  
Figure 18 DSP Mode A Timing Diagram - SAIF Receiver Input Data  
PD Rev 4.3 August 2007  
26  
w
 复制成功!