欢迎访问ic37.com |
会员登录 免费注册
发布采购

W83697 参数 Datasheet PDF下载

W83697图片预览
型号: W83697
PDF下载: 下载PDF文件 查看货源
内容描述: WINBOND I / O [WINBOND I/O]
分类和应用:
文件页数/大小: 167 页 / 1048 K
品牌: WINBOND [ WINBOND ]
 浏览型号W83697的Datasheet PDF文件第54页浏览型号W83697的Datasheet PDF文件第55页浏览型号W83697的Datasheet PDF文件第56页浏览型号W83697的Datasheet PDF文件第57页浏览型号W83697的Datasheet PDF文件第59页浏览型号W83697的Datasheet PDF文件第60页浏览型号W83697的Datasheet PDF文件第61页浏览型号W83697的Datasheet PDF文件第62页  
W83697HF/F  
Bit 7: RFEI. In 16450 mode, this bit is always set to a logic 0. In 16550 mode, this bit is set to a logic 1  
when there is at least one parity bit error, no stop bit error or silent byte detected in the FIFO. In  
16550 mode, this bit is cleared by reading from the USR if there are no remaining errors left in the  
FIFO.  
Bit 6: TSRE. In 16450 mode, when TBR and TSR are both empty, this bit will be set to a logical 1. In  
16550 mode, if the transmit FIFO and TSR are both empty, it will be set to a logical 1. Other  
thanthese two cases, this bit will be reset to a logical 0.  
Bit 5: TBRE. In 16450 mode, when a data character is transferred from TBR to TSR, this bit will be set to  
a logical 1. If ETREI of ICR is a logical 1, an interrupt will be generated to notify the CPU to write  
the next data. In 16550 mode, this bit will be set to a logical 1 when the transmit FIFO is empty. It  
will be reset to a logical 0 when the CPU writes data into TBR or FIFO.  
Bit 4: SBD. This bit is set to a logical 1 to indicate that received data are kept in silent state for a full  
word time, including start bit, data bits, parity bit, and stop bits. In 16550 mode, it indicates the  
same condition for the data on top of the FIFO. When the CPU reads USR, it will clear this bit to a  
logical 0.  
Bit 3: NSER. This bit is set to a logical 1 to indicate that the received data have no stop bit. In 16550  
mode, it indicates the same condition for the data on top of the FIFO. When the CPU reads  
USR, it will clear this bit to a logical 0.  
Bit 2: PBER. This bit is set to a logical 1 to indicate that the parity bit of received data is wrong. In 16550  
mode, it indicates the same condition for the data on top of the FIFO. When the CPU reads USR,  
it will clear this bit to a logical 0.  
Bit 1: OER. This bit is set to a logical 1 to indicate received data have been overwritten by the next  
received data before they were read by the CPU. In 16550 mode, it indicates the same condition  
instead of FIFO full. When the CPU reads USR, it will clear this bit to a logical 0.  
Bit 0: RDR. This bit is set to a logical 1 to indicate received data are ready to be read by the CPU in the  
RBR or FIFO. After no data are left in the RBR or FIFO, the bit will be reset to a logical 0.  
Publication Release Date: Feb. 2002  
- 49 -  
Revision 0.70  
 复制成功!