欢迎访问ic37.com |
会员登录 免费注册
发布采购

W78E54-16 参数 Datasheet PDF下载

W78E54-16图片预览
型号: W78E54-16
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器 [8-BIT MICROCONTROLLER]
分类和应用: 微控制器
文件页数/大小: 23 页 / 306 K
品牌: WINBOND [ WINBOND ]
 浏览型号W78E54-16的Datasheet PDF文件第11页浏览型号W78E54-16的Datasheet PDF文件第12页浏览型号W78E54-16的Datasheet PDF文件第13页浏览型号W78E54-16的Datasheet PDF文件第14页浏览型号W78E54-16的Datasheet PDF文件第16页浏览型号W78E54-16的Datasheet PDF文件第17页浏览型号W78E54-16的Datasheet PDF文件第18页浏览型号W78E54-16的Datasheet PDF文件第19页  
W78E54  
PARAMETER  
Operating Speed  
SYMBOL  
FOP  
MIN.  
0
TYP.  
MAX.  
UNIT  
MHz  
nS  
NOTES  
-
-
-
-
40  
-
1
2
3
3
Clock Period  
Clock High  
Clock Low  
TCP  
25  
10  
10  
TCH  
-
nS  
TCL  
-
nS  
Notes:  
1. The clock may be stopped indefinitely in either state.  
2. The TCP specification is used as a reference in other specifications.  
3. There are no duty cycle requirements on the XTAL1 input.  
Program Fetch Cycle  
PARAMETER  
SYMBOL  
TAAS  
MIN.  
TYP.  
MAX.  
UNIT  
nS  
NOTES  
Address Valid to ALE Low  
Address Hold from ALE Low  
-
-
-
-
-
4
1, 4  
4
1 TCP -D  
TAAH  
-
nS  
1 TCP -D  
TAPL  
-
nS  
1 TCP -D  
ALE Low to PSEN Low  
PSEN Low to Data Valid  
Data Hold after PSEN High  
TPDA  
TPDH  
TPDZ  
TALW  
TPSW  
-
2 TCP  
1 TCP  
1 TCP  
-
nS  
2
0
0
-
nS  
3
-
nS  
Data Float after PSEN High  
ALE Pulse Width  
2 TCP  
3 TCP  
nS  
4
4
2 TCP -D  
3 TCP -D  
-
nS  
PSEN Pulse Width  
Notes:  
1. P0.0- P0.7, P2.0- P2.7 remain stable throughout entire memory cycle.  
2. Memory access time is 3 TCP.  
3. Data have been latched internally prior to PSEN going high.  
4. "D" (due to buffer driving delay and wire loading) is 20 nS.  
Data Read Cycle  
PARAMETER  
SYMBOL  
MIN.  
TYP.  
MAX.  
UNIT NOTE  
S
TDAR  
TDDA  
TDDH  
TDDZ  
TDRD  
-
nS  
nS  
nS  
nS  
nS  
1, 2  
1
3 TCP -D  
3 TCP +D  
4 TCP  
2 TCP  
2 TCP  
-
ALE Low to RD Low  
RD Low to Data Valid  
Data Hold from RD High  
Data Float from RD High  
RD Pulse Width  
-
-
0
0
-
-
6 TCP  
2
6 TCP -D  
Notes:  
1. Data memory access time is 8 TCP.  
2. "D" (due to buffer driving delay and wire loading) is 20 nS.  
Publication Release Date: November 1997  
Revision A2  
- 15 -  
 复制成功!