W25Q16DV
5. BLOCK DIAGRAM
SFDP Register
Security Register 1 - 3
000000h
0000FFh
003000h
002000h
001000h
0030FFh
0020FFh
0010FFh
Block Segmentation
1FFF00h
•
1F0000h
1FFFFFh
•
1F00FFh
xxFF00h
•
xxFFFFh
•
Block 31 (64KB)
Sector 15 (4KB)
Sector 14 (4KB)
Sector 13 (4KB)
xxF000h
xxF0FFh
xxEF00h
•
xxEFFFh
•
xxE000h
xxE0FFh
xxDF00h
•
xxDFFFh
•
xxD000h
xxD0FFh
•
•
•
•
•
•
xx2F00h
•
xx2000h
xx2FFFh
•
xx20FFh
Sector 2 (4KB)
Sector 1 (4KB)
Sector 0 (4KB)
10FF00h
•
100000h
10FFFFh
•
1000FFh
xx1F00h
•
xx1000h
xx1FFFh
•
xx10FFh
Block 16 (64KB)
Block 15 (64KB)
xx0F00h
•
xx0FFFh
•
0FFF00h
•
0FFFFFh
•
xx0000h
xx00FFh
0F0000h
0F00FFh
•
•
•
Write Control
Logic
/WP (IO2)
08FF00h
•
080000h
08FFFFh
•
0800FFh
Block 8 (64KB)
Block 7 (64KB)
Status
Register
07FF00h
•
07FFFFh
•
070000h
0700FFh
•
•
•
High Voltage
Generators
00FF00h
•
000000h
00FFFFh
•
0000FFh
Block 0 (64KB)
/HOLD (IO3)
CLK
Page Address
Latch / Counter
Beginning
Page Address
Ending
Page Address
SPI
Command &
Control Logic
/CS
Column Decode
And 256-Byte Page Buffer
Data
DI (IO0)
DO (IO1)
Byte Address
Latch / Counter
Figure 2. W25Q16DV Serial Flash Memory Block Diagram
Publication Release Date: October 29, 2012
Revision D
- 11 -