欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5407PGE 参数 Datasheet PDF下载

TMS320VC5407PGE图片预览
型号: TMS320VC5407PGE
PDF下载: 下载PDF文件 查看货源
内容描述: 定点数字信号处理器 [Fixed-Point Digital Signal Processors]
分类和应用: 数字信号处理器
文件页数/大小: 110 页 / 1351 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5407PGE的Datasheet PDF文件第96页浏览型号TMS320VC5407PGE的Datasheet PDF文件第97页浏览型号TMS320VC5407PGE的Datasheet PDF文件第98页浏览型号TMS320VC5407PGE的Datasheet PDF文件第99页浏览型号TMS320VC5407PGE的Datasheet PDF文件第101页浏览型号TMS320VC5407PGE的Datasheet PDF文件第102页浏览型号TMS320VC5407PGE的Datasheet PDF文件第103页浏览型号TMS320VC5407PGE的Datasheet PDF文件第104页  
Electrical Specifications  
5.15 Host-Port Interface Timing  
5.15.1 HPI8 Mode  
Table 533 and Table 534 assume testing over recommended operating conditions and P = 0.5 * processor  
clock (see Figure 528 through Figure 531). In the following tables, DS refers to the logical OR of HCS,  
HDS1, and HDS2. HD refers to any of the HPI data bus pins (HD0, HD1, HD2, etc.). HAD stands for HCNTL0,  
HCNTL1, and HR/W.  
Table 533. HPI8 Mode Timing Requirements  
MIN  
6
MAX  
UNIT  
ns  
Setup time, HBIL valid before DS low (when HAS is not used), or HBIL valid before HAS  
low  
t
t
su(HBV-DSL)  
Hold time, HBIL valid after DS low (when HAS is not used), or HBIL valid after HAS low  
3
ns  
h(DSL-HBV)  
t
t
t
t
t
t
t
Setup time, HAS low before DS low  
8
13  
7
ns  
ns  
ns  
ns  
ns  
ns  
ns  
su(HSL-DSL)  
Pulse duration, DS low  
w(DSL)  
Pulse duration, DS high  
w(DSH)  
Setup time, HD valid before DS high, HPI write  
Hold time, HD valid after DS high, HPI write  
3
su(HDV-DSH)  
h(DSH-HDV)W  
2
Setup time, HDx input valid before CLKOUT high, HDx configured as general-purpose input  
Hold time, HDx input valid before CLKOUT high, HDx configured as general-purpose input  
3
su(GPIO-COH)  
h(GPIO-COH)  
0
100  
SPRS007D  
November 2001 Revised April 2004  
 
 复制成功!