欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F2812PGFQ 参数 Datasheet PDF下载

TMS320F2812PGFQ图片预览
型号: TMS320F2812PGFQ
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号处理器 [Digital Signal Processors]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置PC可编程只读存储器时钟
文件页数/大小: 162 页 / 1979 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F2812PGFQ的Datasheet PDF文件第27页浏览型号TMS320F2812PGFQ的Datasheet PDF文件第28页浏览型号TMS320F2812PGFQ的Datasheet PDF文件第29页浏览型号TMS320F2812PGFQ的Datasheet PDF文件第30页浏览型号TMS320F2812PGFQ的Datasheet PDF文件第32页浏览型号TMS320F2812PGFQ的Datasheet PDF文件第33页浏览型号TMS320F2812PGFQ的Datasheet PDF文件第34页浏览型号TMS320F2812PGFQ的Datasheet PDF文件第35页  
Functional Overview  
Block  
Start Address  
On-Chip Memory  
Data Space  
Prog Space  
0x00 0000  
M0 Vector − RAM (32 × 32)  
(Enabled if VMAP = 0)  
0x00 0040  
0x00 0400  
M0 SARAM (1K × 16)  
M1 SARAM (1K × 16)  
0x00 0800  
0x00 0D00  
Peripheral Frame 0  
(2K × 16)  
PIE Vector - RAM  
(256 × 16)  
Reserved  
(Enabled if VMAP  
= 1, ENPIE = 1)  
0x00 0E00  
0x00 2000  
Reserved  
Reserved  
0x00 6000  
0x00 7000  
Peripheral Frame 1  
(4K × 16, Protected)  
Reserved  
Peripheral Frame 2  
(4K × 16, Protected)  
0x00 8000  
0x00 9000  
0x00 A000  
L0 SARAM (4K × 16, Secure Block)  
L1 SARAM (4K × 16, Secure Block)  
Reserved  
0x3D 7800  
0x3D 7C00  
0x3E 8000  
OTP (or ROM) (1K × 16, Secure Block)  
Reserved  
Flash (or ROM) (64K × 16, Secure Block)  
0x3F 7FF8  
0x3F 8000  
128-Bit Password  
H0 SARAM (8K × 16)  
0x3F A000  
Reserved  
0x3F F000  
Boot ROM (4K × 16)  
(Enabled if MP/MC = 0)  
0x3F FFC0  
BROM Vector - ROM (32 × 32)  
(Enabled if VMAP = 1, MP/MC = 0, ENPIE = 0)  
LEGEND:  
Only one of these vector maps—M0 vector, PIE vector, BROM vector—should be enabled at a time.  
NOTES: A. Memory blocks are not to scale.  
B. Reserved locations are reserved for future expansion. Application should not access these areas.  
C. Peripheral Frame 0, Peripheral Frame 1, and Peripheral Frame 2 memory maps are restricted to data memory only. User program  
cannot access these memory maps in program space.  
D. “Protected” means the order of Write followed by Read operations is preserved rather than the pipeline order.  
E. Certain memory ranges are EALLOW protected against spurious writes after configuration.  
Figure 3−4. F2810/C2810 Memory Map (See Notes A through E)  
31  
April 2001 − Revised December 2004  
SPRS174L  
 复制成功!