欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F2809 参数 Datasheet PDF下载

TMS320F2809图片预览
型号: TMS320F2809
PDF下载: 下载PDF文件 查看货源
内容描述: - 12号的铝制车身绘( RAL 7032 ) []
分类和应用:
文件页数/大小: 134 页 / 1127 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F2809的Datasheet PDF文件第48页浏览型号TMS320F2809的Datasheet PDF文件第49页浏览型号TMS320F2809的Datasheet PDF文件第50页浏览型号TMS320F2809的Datasheet PDF文件第51页浏览型号TMS320F2809的Datasheet PDF文件第53页浏览型号TMS320F2809的Datasheet PDF文件第54页浏览型号TMS320F2809的Datasheet PDF文件第55页浏览型号TMS320F2809的Datasheet PDF文件第56页  
TMS320F2809, TMS320F2808, TMS320F2806  
TMS320F2802, TMS320F2801, UCD9501  
TMS320C2802, TMS320C2801, and TMS320F2801x DSPs  
www.ti.com  
SPRS230HOCTOBER 2003REVISED JUNE 2006  
INT1  
to  
TINT0  
PIE  
CPU-TIMER 0  
INT12  
C28x  
CPU-TIMER 1  
(Reserved for TI  
system functions)  
TINT1  
INT13  
INT14  
XINT13  
CPU-TIMER 2  
(Reserved for  
DSP/BIOS)  
TINT2  
A. The timer registers are connected to the memory bus of the C28x processor.  
B. The timing of the timers is synchronized to SYSCLKOUT of the processor clock.  
C. While TIMER1 is reserved, INT13 is not reserved and the user can use XINT13 connected to INT13.  
Figure 4-2. CPU-Timer Interrupt Signals and Output Signal  
The general operation of the timer is as follows: The 32-bit counter register "TIMH:TIM" is loaded with the  
value in the period register "PRDH:PRD". The counter register decrements at the SYSCLKOUT rate of the  
C28x. When the counter reaches 0, a timer interrupt output signal generates an interrupt pulse. The  
registers listed in Table 4-1 are used to configure the timers. For more information, see the TMS320x280x  
System Control and Interrupts Reference Guide (literature number SPRU712).  
Table 4-1. CPU-Timers 0, 1, 2 Configuration and Control Registers  
NAME  
TIMER0TIM  
ADDRESS  
0x0C00  
0x0C01  
0x0C02  
0x0C03  
0x0C04  
0x0C05  
0x0C06  
0x0C07  
0x0C08  
0x0C09  
0x0C0A  
0x0C0B  
0x0C0C  
0x0C0D  
0x0C0E  
0x0C0F  
0x0C10  
0x0C11  
0x0C12  
0x0C13  
0x0C14  
0x0C15  
SIZE (x16)  
DESCRIPTION  
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
CPU-Timer 0, Counter Register  
TIMER0TIMH  
TIMER0PRD  
TIMER0PRDH  
TIMER0TCR  
reserved  
CPU-Timer 0, Counter Register High  
CPU-Timer 0, Period Register  
CPU-Timer 0, Period Register High  
CPU-Timer 0, Control Register  
TIMER0TPR  
TIMER0TPRH  
TIMER1TIM  
TIMER1TIMH  
TIMER1PRD  
TIMER1PRDH  
TIMER1TCR  
reserved  
CPU-Timer 0, Prescale Register  
CPU-Timer 0, Prescale Register High  
CPU-Timer 1, Counter Register  
CPU-Timer 1, Counter Register High  
CPU-Timer 1, Period Register  
CPU-Timer 1, Period Register High  
CPU-Timer 1, Control Register  
TIMER1TPR  
TIMER1TPRH  
TIMER2TIM  
TIMER2TIMH  
TIMER2PRD  
TIMER2PRDH  
TIMER2TCR  
reserved  
CPU-Timer 1, Prescale Register  
CPU-Timer 1, Prescale Register High  
CPU-Timer 2, Counter Register  
CPU-Timer 2, Counter Register High  
CPU-Timer 2, Period Register  
CPU-Timer 2, Period Register High  
CPU-Timer 2, Control Register  
52  
Peripherals  
 
 复制成功!