Sample Rate Control (Address: 0001000)
BIT
D8
X
D7
CLKOUT
0
D6
CLKIN
0
D5
SR3
1
D4
SR2
0
D3
SR1
0
D2
SR0
0
D1
BOSR
0
D0
USB/Normal
0
Function
Default
0
CLKIN
Clock input divider
Clock output divider
Sampling rate control (see Sections 3.3.2.1 AND 3.3.2.2)
Base oversampling rate
0 = MCLK
0 = MCLK
1 = MCLK/2
1 = MCLK/2
CLKOUT
SR[3:0]
BOSR
USB mode:
0 = 250 f
0 = 256 f
0 = Normal
1 = 272 f
1 = 384 f
1 = USB
s
s
s
s
Normal mode:
Clock mode select:
Reserved
USB/Normal
X
Digital Interface Activation (Address: 0001001)
BIT
D8
X
D7
RES
0
D6
RES
0
D5
X
D4
X
D3
X
D2
X
D1
X
D0
ACT
0
Function
Default
0
0
0
0
0
0
ACT
X
Activate interface
Reserved
0 = Inactive
1 = Active
Reset Register (Address: 0001111)
BIT
D8
RES
0
D7
RES
0
D6
RES
0
D5
RES
0
D4
RES
0
D3
RES
0
D2
RES
0
D1
RES
0
D0
RES
0
Function
Default
RES
Write 000000000 to this register triggers reset
3.2 Analog Interface
3.2.1 Line Inputs
The TLV320AIC23B has line inputs for the left and the right audio channels (RLINEIN and LLINEIN). Both line inputs
have independently programmable volume controls and mutes. Active and passive filters for the two channels
prevent high frequencies from folding back into the audio band.
The line-input gain is logarithmically adjustable from 12 dB to –34.5 dB in 1.5-dB steps. The ADC full-scale range
is 1.0 V
at AV
= 3.3 V. The full-scale range tracks linearly with analog supply voltage AV . To avoid distortions,
RMS
DD DD
it is important not to exceed the full-scale range.
The gain is independently programmable on both left and right line-inputs. To reduce the number of software write
cycles required. Both channels can be locked to the same value by setting the RLS and LRS bits (see Section 3.1.3).
The line inputs are biased internally to VMID. When the line inputs are muted or the device is set to standby mode,
the line inputs are kept biased to VMID using special antithump circuitry. This reduces audible clicks that otherwise
might be heard when reactivating the inputs.
For interfacing to a CD system, the line input should be scaled to 1 V
in Figure 3-3.
to avoid clipping, using the circuit shown
RMS
Where:
R1
C2
+
CDIN
LINEIN
R1 = 5 kΩ
R2 = 5 kΩ
C1 = 47 pF
C2 = 470 nF
C1
R
2
AGND
Figure 3−3. Analog Line Input Circuit
R1 and R2 divide the input signal by two, reducing the 2 V from the CD player to the nominal 1 V
inputs. C1 filters high-frequency noise, and C2 removes any dc component from the signal.
of the AIC23B
RMS
RMS
3−5