欢迎访问ic37.com |
会员登录 免费注册
发布采购

TAS5711 参数 Datasheet PDF下载

TAS5711图片预览
型号: TAS5711
PDF下载: 下载PDF文件 查看货源
内容描述: 与EQ , DRC和2.1模式20 W数字音频功率放大器 [20-W DIGITAL AUDIO-POWER AMPLIFIER WITH EQ, DRC, AND 2.1 MODE]
分类和应用: 放大器功率放大器
文件页数/大小: 64 页 / 1905 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TAS5711的Datasheet PDF文件第23页浏览型号TAS5711的Datasheet PDF文件第24页浏览型号TAS5711的Datasheet PDF文件第25页浏览型号TAS5711的Datasheet PDF文件第26页浏览型号TAS5711的Datasheet PDF文件第28页浏览型号TAS5711的Datasheet PDF文件第29页浏览型号TAS5711的Datasheet PDF文件第30页浏览型号TAS5711的Datasheet PDF文件第31页  
TAS5711  
www.ti.com  
SLOS600 DECEMBER 2009  
2-Channel I2S (Philips Format) Stereo Input  
16 Clks  
16 Clks  
LRCLK  
Right Channel  
Left Channel  
SCLK  
SCLK  
MSB  
LSB  
1
MSB  
LSB  
16-Bit Mode  
15 14 13 12 11 10  
9
8
5
4
3
2
0
15 14 13 12 11 10  
9
8
5
4
3
2
1
T0266-01  
NOTE: All data presented in 2s-complement form with MSB first.  
Figure 39. I2S 32-fS Format  
Left-Justified  
Left-justified (LJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it  
is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 32,  
48, or 64 × fS is used to clock in the data. The first bit of data appears on the data lines at the same time LRCLK  
toggles. The data is written MSB first and is valid on the rising edge of the bit clock. The DAP masks unused  
trailing data bit positions.  
2-Channel Left-Justified Stereo Input  
32 Clks  
32 Clks  
LRCLK  
SCLK  
Right Channel  
Left Channel  
SCLK  
MSB  
LSB MSB  
23 22  
LSB  
24-Bit Mode  
23 22  
9
5
1
8
4
0
5
1
4
0
1
9
5
1
8
4
0
5
1
4
0
1
0
0
20-Bit Mode  
19 18  
19 18  
15 14  
16-Bit Mode  
15 14  
T0034-02  
NOTE: All data presented in 2s-complement form with MSB first.  
Figure 40. Left-Justified 64-fS Format  
Copyright © 2009, Texas Instruments Incorporated  
Submit Documentation Feedback  
27  
Product Folder Link(s): TAS5711  
 复制成功!