欢迎访问ic37.com |
会员登录 免费注册
发布采购

OMAP-L137 参数 Datasheet PDF下载

OMAP-L137图片预览
型号: OMAP-L137
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗应用处理器 [Low-Power Applications Processor]
分类和应用:
文件页数/大小: 219 页 / 1837 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号OMAP-L137的Datasheet PDF文件第169页浏览型号OMAP-L137的Datasheet PDF文件第170页浏览型号OMAP-L137的Datasheet PDF文件第171页浏览型号OMAP-L137的Datasheet PDF文件第172页浏览型号OMAP-L137的Datasheet PDF文件第174页浏览型号OMAP-L137的Datasheet PDF文件第175页浏览型号OMAP-L137的Datasheet PDF文件第176页浏览型号OMAP-L137的Datasheet PDF文件第177页  
OMAP-L137 Low-Power Applications Processor  
www.ti.com  
SPRS563ASEPTEMBER 2008REVISED OCTOBER 2008  
6.22 LCD Controller  
Table 6-76 lists the LCD Controller registers  
Table 6-76. LCD Controller (LCDC) Registers  
Address Offset Acronym  
Register Description  
0x01E1 3000  
0x01E1 3004  
0x01E1 3008  
0x01E1 300C  
0x01E1 3010  
0x01E1 3014  
0x01E1 3018  
0x01E1 301C  
0x01E1 3020  
0x01E1 3024  
0x01E1 3028  
0x01E1 302C  
0x01E1 3030  
0x01E1 3034  
0x01E1 3038  
0x01E1 3040  
0x01E1 3044  
0x01E1 3048  
0x01E1 304C  
0x01E1 3050  
REVID  
LCD Revision Identification Register  
LCD Control Register  
LCD_CTRL  
LCD_STAT  
LCD Status Register  
LIDD_CTRL  
LCD LIDD Control Register  
LIDD_CS0_CONF  
LIDD_CS0_ADDR  
LIDD_CS0_DATA  
LIDD_CS1_CONF  
LIDD_CS1_ADDR  
LIDD_CS1_DATA  
RASTER_CTRL  
LCD LIDD CS0 Configuration Register  
LCD LIDD CS0 Address Read/Write Register  
LCD LIDD CS0 Data Read/Write Register  
LCD LIDD CS1 Configuration Register  
LCD LIDD CS1 Address Read/Write Register  
LCD LIDD CS1 Data Read/Write Register  
LCD Raster Control Register  
RASTER_TIMING_0  
RASTER_TIMING_1  
RASTER_TIMING_2  
RASTER_SUBPANEL  
LCDDMA_CTRL  
LCDDMA_FB0_BASE  
LCDDMA_FB0_CEILING  
LCDDMA_FB1_BASE  
LCDDMA_FB1_CEILING  
LCD Raster Timing 0 Register  
LCD Raster Timing 1 Register  
LCD Raster Timing 2 Register  
LCD Raster Subpanel Display Register  
LCD DMA Control Register  
LCD DMA Frame Buffer 0 Base Address Register  
LCD DMA Frame Buffer 0 Ceiling Address Register  
LCD DMA Frame Buffer 1 Base Address Register  
LCD DMA Frame Buffer 1 Ceiling Address Register  
6.22.1 LCD Interface Display Driver (LIDD Mode)  
Table 6-77. LCD LIDD Mode Timing Requirements(1)  
NO  
PARAMETER  
MIN  
MAX  
UNIT  
Setup time, LCD_D[15:0] valid  
before LCD_MCLK ↑  
16  
tsu(LCD_D)  
th(LCD_D)  
7
ns  
Hold time, LCD_D[15:0] valid after  
LCD_MCLK ↑  
17  
0
ns  
(1) Over operating free-air temperature range (unless otherwise noted)  
Table 6-78. LCD LIDD Mode Timing Characteristics  
NO  
PARAMETER  
MIN  
MAX  
UNIT  
Delay time, LCD_MCLK to  
LCD_D[15:0] valid (write)  
4
td(LCD_D_V)  
0
7
ns  
Delay time, LCD_MCLK to  
LCD_D[15:0] invalid (write)  
5
6
7
8
9
td(LCD_D_I)  
0
7
7
7
7
7
ns  
ns  
ns  
ns  
ns  
Delay time, LCD_MCLK to  
LCD_AC_ENB_CS↓  
td(LCD_E_A  
td(LCD_E_I)  
td(LCD_A_A)  
td(LCD_A_I)  
)
0
Delay time, LCD_MCLK to  
LCD_AC_ENB_CS↑  
0
Delay time, LCD_MCLK to  
LCD_VSYNC↓  
0
Delay time, LCD_MCLK to  
LCD_VSYNC↑  
0
Submit Documentation Feedback  
Peripheral Information and Electrical Specifications  
173  
 
 复制成功!