欢迎访问ic37.com |
会员登录 免费注册
发布采购

78Q2123CGV/F 参数 Datasheet PDF下载

78Q2123CGV/F图片预览
型号: 78Q2123CGV/F
PDF下载: 下载PDF文件 查看货源
内容描述: 10 / 100BASE -TX收发器 [10/100BASE-TX Transceiver]
分类和应用: 网络接口电信集成电路电信电路局域网(LAN)标准以太网:16GBASE-T
文件页数/大小: 42 页 / 730 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号78Q2123CGV/F的Datasheet PDF文件第3页浏览型号78Q2123CGV/F的Datasheet PDF文件第4页浏览型号78Q2123CGV/F的Datasheet PDF文件第5页浏览型号78Q2123CGV/F的Datasheet PDF文件第6页浏览型号78Q2123CGV/F的Datasheet PDF文件第8页浏览型号78Q2123CGV/F的Datasheet PDF文件第9页浏览型号78Q2123CGV/F的Datasheet PDF文件第10页浏览型号78Q2123CGV/F的Datasheet PDF文件第11页  
78Q2123/78Q2133
MicroPHY™
10/100BASE-TX Transceiver
PIN DESCRIPTION
LEGEND
TYPE
A
CIU
CIS
CO
S
DESCRIPTION
Analog Pin
TTL-level Input w/ Pull-up
TTL-level Input w/ Schmitt Trigger
CMOS Output
Supply
G
Ground
TYPE
CI
CIO
COZ
DESCRIPTION
TTL-level Input
TTL-compatible Bi-directional Pin
Tristate-able CMOS output
MII (MEDIA INDEPENDENT INTERFACE)
SIGNAL
TX_CLK
PIN
15
TYPE DESCRIPTION
COZ
TRANSMIT CLOCK: TX_CLK is a continuous clock, which provides a timing
reference for the TX_EN, TX_ER and TXD[3:0] signals from the MAC. The clock
frequency is 25MHz in 100BASE-TX mode and 2.5MHz in 10BASE-T mode. This
pin is tri-stated in isolate mode and the TXHIM mode.
TRANSMIT ENABLE: TX_EN is asserted by the MAC to indicate that valid data for
transmission is present on the TXD[3:0] pins.
TRANSMIT DATA: TXD[3:0] receives data from the MAC for transmission on a
nibble basis. This data is captured on the rising edge of TX_CLK when TX_EN is
high.
TRANSMIT ERROR: TX_ER is asserted high by the MAC to request that an error
code-group be transmitted when TX_EN is high. In PCS bypass mode, this pin
becomes the MSB of the transmit 5-bit code group.
CARRIER SENSE: When the 78Q2123/78Q2133 are not in repeater mode, CRS is
high whenever a non-idle condition exists on either the transmitter or the receiver.
In repeater mode, CRS is only active when a non-idle condition exists on the
receiver. This pin is tri-stated in isolate mode.
COLLISION: COL is asserted high when a collision has been detected on the
media. In 10BASE-T mode COL is also used for the SQE test function. This pin is
tri-stated in isolate mode. During half duplex operation, the rising edge of COL will
occasionally occur upon the rising edge of TX_CLK.
RECEIVE CLOCK: RX_CLK is a continuous clock, which provides a timing
reference to the MAC for the RX_DV, RX_ER and RXD[3:0] signals. The clock
frequency is 25MHz in 100BASE-TX mode and 2.5MHz in 10BASE-T mode. To
reduce power consumption in 100BASE-TX mode, the 78Q2123/78Q2133 provide
an optional mode, enabled through MR16.0, in which RX_CLK is held inactive (low)
when no receive data is detected. This pin is tri-stated in isolate mode.
TX_EN
TXD[3:0]
16
CI
[20:17] CI
TX_ER
14
CI
CRS
22
COZ
COL
21
COZ
RX_CLK
12
COZ
Page: 7 of 42
©
2009 Teridian Semiconductor Corporation
Rev 1.5