欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S8010C 参数 Datasheet PDF下载

73S8010C图片预览
型号: 73S8010C
PDF下载: 下载PDF文件 查看货源
内容描述: 智能卡接口 [Smart Card Interface]
分类和应用:
文件页数/大小: 27 页 / 334 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S8010C的Datasheet PDF文件第3页浏览型号73S8010C的Datasheet PDF文件第4页浏览型号73S8010C的Datasheet PDF文件第5页浏览型号73S8010C的Datasheet PDF文件第6页浏览型号73S8010C的Datasheet PDF文件第8页浏览型号73S8010C的Datasheet PDF文件第9页浏览型号73S8010C的Datasheet PDF文件第10页浏览型号73S8010C的Datasheet PDF文件第11页  
DS_8010C_024
73S8010C Data Sheet
2 Host Interface (I
2
C Bus)
A fast-mode 400 kHz I
2
C bus slave interface is used for controlling the device and reading the status of
the device via the data pin SDA and clock pin SCL. The bus has 3 address select pins, SAD0, SAD1,
and SAD2. This allows up to 8 devices to be connected in parallel.
Table 1: Device Address Selections
SAD2
0
0
0
0
1
1
1
1
SAD1
0
0
1
1
0
0
1
1
SAD0
0
1
0
1
0
1
0
1
I
2
C Address (7 bits)
0x40
0x42
0x44
0x46
0x48
0x4A
0x4C
0x4E
Bit 0 of the I
2
C address is the R/W bit. Refer to
and
for usage.
2.1
Host Interface Control
Table 2: Host Control Register
Name
Start/Stop
Warm reset
5 V and 3 V
Clock Stop
Clock Stop
Level
Clksel1
Bit
0
1
2
3
4
5
Description
When set, initiates an activation and a cold reset procedure; when reset, initiates
a deactivation sequence.
When set, initiates a warm reset procedure; automatically reset by hardware
when the card starts answering or when the card is declared mute.
When set, V
CC
= 3 V; when reset, V
CC
= 5 V.
When set, card clock is stopped. Bit 4 determines the card clock stop level.
When set, card clock stops high; when reset card clock stops low.
Bits 5 and 6 determine the clock rate to the card according to the following table.
CLKDIV1
0
0
1
1
CLKDIV2
0
1
1
0
Clock Rate
XTALIN/8
XTALIN/4
XTALIN/2
XTALIN
Clksel2
6
I/O enable
7
When set, data is transferred between I/O (AUX1, AUX2) and I/OUC (AUX1UC,
AUX2UC); when reset, I/O (AUX1, AUX2) and I/OUC (AUX1UC, AUX2UC) are
high impedance.
I
2
C-bus Write to the Control Register
The I
2
C-bus Write command to the control register follows the format shown in
After the START condition, the master sends a slave address. This address is seven bits long followed
by an eighth bit, which is an opcode bit (R/W) – a ‘zero’ indicates the master will write data to the control
register. After the R/W bit, the ’zero’ ACK bit is sent to the master by the device. The master now starts
sending the 8 bits of data to the control register during the DATA bits time. After the DATA bits, the ‘zero’
Rev. 1.5
7