欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1215F-68IMR/F 参数 Datasheet PDF下载

73S1215F-68IMR/F图片预览
型号: 73S1215F-68IMR/F
PDF下载: 下载PDF文件 查看货源
内容描述: 80515系统级芯片, USB , ISO 7816 / EMV ,密码键盘和更多 [80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More]
分类和应用: 多功能外围设备微控制器和处理器外围集成电路时钟
文件页数/大小: 136 页 / 1028 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1215F-68IMR/F的Datasheet PDF文件第26页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第27页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第28页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第29页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第31页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第32页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第33页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第34页  
73S1215F Data Sheet  
DS_1215F_003  
Miscellaneous Control Register 1 (MISCtl1): 0xFFF2 Å 0x10  
Table 17: The MISCtl1 Register  
MSB  
LSB  
ANAPEN USBPEN USBCON  
FRPEN  
FLSH66  
Bit  
Symbol  
Function  
MISCtl1.7  
MISCtl1.6  
Flash Read Pulse enable (low). If FRPEN = 1, the Flash Read signal is  
passed through with no change. When FRPEN = 0 a one-shot circuit that  
shortens the Flash Read signal is enabled to save power. The Flash Read  
pulse will shorten to 40 or 66ns (approximate based on the setting of the  
FLSH66 bit) in duration, regardless of the MPU clock rate. For MPU clock  
frequencies greater than 10MHz, this bit should be set high.  
MISCtl1.5  
FRPEN  
When high, creates a 66ns Flash read pulse, otherwise creates a 40ns read  
pulse when FRPEN is set.  
MISCtl1.4  
MISCtl1.3  
FLSH66  
0 = Enable the analog functions that generate VREF and bias current  
MISCtl1.2 ANAPEN* functions. Setting high will turn off the VPD regulator and VCO/PLL  
functions.  
MISCtl1.1  
MISCtl1.0  
USBPEN 0 = Enable the USB differential transceiver.  
USBCON USB pull-up resistor connect enable.  
*Note: The ANAPEN bit should never be set under normal circumstances. Power down control should  
only be initiated via use of the PWRDN bit in MISCtl0.  
30  
Rev. 1.4  
 
 复制成功!