欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1215F-68IMR/F 参数 Datasheet PDF下载

73S1215F-68IMR/F图片预览
型号: 73S1215F-68IMR/F
PDF下载: 下载PDF文件 查看货源
内容描述: 80515系统级芯片, USB , ISO 7816 / EMV ,密码键盘和更多 [80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More]
分类和应用: 多功能外围设备微控制器和处理器外围集成电路时钟
文件页数/大小: 136 页 / 1028 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1215F-68IMR/F的Datasheet PDF文件第96页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第97页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第98页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第99页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第101页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第102页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第103页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第104页  
73S1215F Data Sheet  
DS_1215F_003  
SC Clock Configuration Register (SCCLK): 0xFE0F Å 0x0C  
This register controls the internal smart card (CLK) clock generation.  
Table 94: The SCCLK Register  
MSB  
LSB  
ICLKFS.5 ICLKFS.4 ICLKFS.3 ICLKFS.2 ICLKFS.1 ICLKFS.0  
Bit  
Symbol  
Function  
SCCLK.7  
SCCLK.6  
SCCLK.5  
SCCLK.4  
SCCLK.3  
SCCLK.2  
SCCLK.1  
SCCLK.0  
ICLKFS.5  
ICLKFS.4  
ICLKFS.3  
ICLKFS.2  
ICLKFS.1  
ICLKFS.0  
Internal Smart Card CLK Frequency Select – Division factor to determine  
internal smart card CLK frequency. MCLK clock is divided by (register  
value + 1) to clock the ETU divider, and then by 2 to generate CLK. Default  
ratio is 13. The programmed value in this register is applied to the divider  
after this value is written, in such a manner as to produce a glitch-free  
output, regardless of the selection of active interface. A register value = 0  
will default to the same effect as register value = 1.  
External SC Clock Configuration Register (SCECLK): 0xFE10 Å 0x0C  
This register controls the external smart card (SCLK) clock generation.  
Table 95: The SCECLK Register  
MSB  
LSB  
ECLKFS.5 ECLKFS.4 ECLKFS.3 ECLKFS.2 ECLKFS.1 ECLKFS.0  
Bit  
Symbol  
Function  
SCECLK.7  
SCECLK.6  
SCECLK.5  
SCECLK.4  
SCECLK.3  
SCECLK.2  
SCECLK.1  
SCECLK.0  
ECLKFS.5  
ECLKFS.4  
ECLKFS.3  
ECLKFS.2  
ECLKFS.1  
ECLKFS.0  
External Smart Card CLK Frequency Select – Division factor to determine  
external smart card CLK frequency. MCLK clock is divided by (register  
value + 1) to clock the ETU divider, and then by 2 to generate SCLK.  
Default ratio is 13. The programmed value in this register is applied to the  
divider after this value is written, in such a manner as to produce a glitch-  
free output, regardless of the selection of active interface. A register value  
= 0 will default to the same effect as register value = 1.  
100  
Rev. 1.4  
 
 复制成功!