欢迎访问ic37.com |
会员登录 免费注册
发布采购

71M6531D_10 参数 Datasheet PDF下载

71M6531D_10图片预览
型号: 71M6531D_10
PDF下载: 下载PDF文件 查看货源
内容描述: 电能计量IC [Energy Meter IC]
分类和应用:
文件页数/大小: 120 页 / 1966 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号71M6531D_10的Datasheet PDF文件第36页浏览型号71M6531D_10的Datasheet PDF文件第37页浏览型号71M6531D_10的Datasheet PDF文件第38页浏览型号71M6531D_10的Datasheet PDF文件第39页浏览型号71M6531D_10的Datasheet PDF文件第41页浏览型号71M6531D_10的Datasheet PDF文件第42页浏览型号71M6531D_10的Datasheet PDF文件第43页浏览型号71M6531D_10的Datasheet PDF文件第44页  
Data Sheet 71M6531D/F-71M6532D/F  
Table 38: Bank Switching with FL_BANK[2:0]  
FDS 6531/6532 005  
71M6531D  
FL_BANK [1:0] FL_BANK [2:0]  
71M653XF  
Address Range for Lower  
Bank (0x000-0x7FFF)  
Address Range for Upper  
Bank (0x8000-0xFFFF)  
000  
001  
010  
011  
000  
001  
010  
011  
100  
101  
110  
111  
0x0000-0x7FFF  
0x8000-0xFFFF  
0x10000-0x17FFF  
0x18000-0x1FFFF  
0x20000-0x217FF  
0x28000-0x2FFFF  
0x30000-0x37FFF  
0x38000-0x3FFFF  
0x0000-0x7FFF  
Program Security  
When enabled, the security feature limits the ICE to global flash erase operations only. All other ICE  
operations are blocked. This guarantees the security of the user’s MPU and CE program code. Security  
should be enabled by MPU code that is executed during the pre-boot interval (60 CKMPU cycles before  
the primary boot sequence begins). Once security is enabled, the only way to disable it is to perform a  
global erase of the flash, followed by a chip reset.  
The first 60 cycles of the MPU boot code are called the pre-boot phase because during this phase the  
ICE is inhibited. A read-only status bit, PREBOOT, identifies these cycles to the MPU. Upon completion  
of pre-boot, the ICE can be enabled and is permitted to take control of the MPU.  
The security enable bit, SECURE, is reset whenever the chip is reset. Hardware associated with the bit  
permits only ones to be written to it. Thus, pre-boot code may set SECURE to enable the security feature  
but may not reset it. Once SECURE is set, the pre-boot code is protected and no external read of program  
code is possible  
Specifically, when SECURE is set, the following applies:  
The ICE is limited to bulk flash erase only.  
Page zero of flash memory, the preferred location for the user’s pre-boot code, may not be  
page-erased by either MPU or ICE. Page zero may only be erased with global flash erase.  
Write operations to page zero, whether by MPU or ICE are inhibited.  
MPU/CE RAM:  
The 71M6531D/F and 71M6532D/F include 4 KB of static RAM memory on-chip (XRAM) plus 256-bytes  
of internal RAM in the MPU core. The 4 KB of static RAM are used for data storage for MPU and CE  
operations.  
1.5.6 Optical Interface  
The device includes an interface to implement an IR/optical port. The pin OPT_TX is designed to directly  
drive an external LED for transmitting data on an optical link. The pin OPT_RX has the same threshold  
as the RX pin, but can also be used to sense the input from an external photo detector used as the receiver  
for the optical link. OPT_TX and OPT_RX are connected to a dedicated UART port (UART1).  
The OPT_TX and OPT_RX pins can be inverted with configuration bits OPT_TXINV and OPT_RXINV,  
respectively. Additionally, the OPT_TX output may be modulated at 38 kHz. Modulation is available when  
system power is present (i.e. not in BROWNOUT mode). The OPT_TXMOD bit enables modulation. Duty  
cycle is controlled by OPT_FDC[1:0], which can select 50%, 25%, 12.5% and 6.25% duty cycle. 6.25% duty  
cycle means OPT_TX is low for 6.25% of the period. Figure 9 illustrates the OPT_TX generator.  
When not needed for the optical UART, the OPT_TX pin can alternatively be configured as DIO2,  
WPULSE, or VARPULSE. The configuration bits are OPT_TXE[1:0]. Likewise, OPT_RX can alternately  
be configured as DIO1. Its control is OPT_RXDIS.  
40  
© 2005-2010 TERIDIAN Semiconductor Corporation  
v1.3