欢迎访问ic37.com |
会员登录 免费注册
发布采购

71M6513-IGT/F 参数 Datasheet PDF下载

71M6513-IGT/F图片预览
型号: 71M6513-IGT/F
PDF下载: 下载PDF文件 查看货源
内容描述: [Analog Circuit,]
分类和应用:
文件页数/大小: 104 页 / 1320 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号71M6513-IGT/F的Datasheet PDF文件第54页浏览型号71M6513-IGT/F的Datasheet PDF文件第55页浏览型号71M6513-IGT/F的Datasheet PDF文件第56页浏览型号71M6513-IGT/F的Datasheet PDF文件第57页浏览型号71M6513-IGT/F的Datasheet PDF文件第59页浏览型号71M6513-IGT/F的Datasheet PDF文件第60页浏览型号71M6513-IGT/F的Datasheet PDF文件第61页浏览型号71M6513-IGT/F的Datasheet PDF文件第62页  
71M6513/71M6513H  
3-Phase Energy Meter IC  
A Maxim Integrated Products Brand  
DATA SHEET  
AUGUST 2011  
Program Security  
When enabled, the security feature limits the ICE to global flash erase operations only. All other ICE operations are blocked.  
This guarantees the security of the user’s MPU and CE program code. Security is enabled by MPU code that is executed in a  
32 cycle preboot interval before the primary boot sequence begins. Once security is enabled, the only way to disable it is to  
perform a global erase of the flash memory, followed by a chip reset. Global flash erase also clears the CE PRAM.  
The first 32 cycles of the MPU boot code are called the preboot phase because during this phase the ICE is inhibited. A read-  
only status bit, PREBOOT (SFR 0xB2[7]), identifies these cycles to the MPU. Upon completion of the preboot sequence, the  
ICE can be enabled and is permitted to take control of the MPU.  
SECURE (SFR 0xB2[6]), the security enable bit, is reset whenever the MPU is reset. Hardware associated with the bit permits  
only ones to be written to it. Thus, preboot code may set SECURE to enable the security feature but may not reset it. Once  
SECURE is set, the preboot code is protected and no external read of program code is possible.  
Specifically, when SECURE is set:  
The ICE is limited to bulk flash erase only.  
Page zero of flash memory, the preferred location for the user’s preboot code, may not be page-erased by either MPU or  
ICE. Page zero may only be erased with global flash erase. Note that global flash erase erases CE program RAM whether  
SECURE is set or not.  
Writes to page zero, whether by MPU or ICE, are inhibited.  
The SECURE bit is to be used with caution! Inadvertently setting this bit will inhibit access to the part via the ICE  
interface, if no mechanism for actively resetting the part between reset and erase operations is provided (see ICE  
Interface description).  
Additionally, by setting the I/O RAM register ECK_DIS to 1, the emulator clock is disabled, inhibiting access to the program with  
the emulator. See the cautionary note in the I/O RAM Register description!  
Page: 58 of 104  
© 2005-2011 Teridian Semiconductor Corporation