欢迎访问ic37.com |
会员登录 免费注册
发布采购

M24C64-WMN6TP/B 参数 Datasheet PDF下载

M24C64-WMN6TP/B图片预览
型号: M24C64-WMN6TP/B
PDF下载: 下载PDF文件 查看货源
内容描述: [8KX8 I2C/2-WIRE SERIAL EEPROM, PDSO8, 0.150 INCH, ROHS COMPLIANT, PLASTIC, SOP-8]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟双倍数据速率光电二极管内存集成电路
文件页数/大小: 35 页 / 336 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第11页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第12页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第13页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第14页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第16页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第17页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第18页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第19页  
M24128, M24C64, M24C32
Device operation
4.6
Write operations
Following a Start condition the bus master sends a device select code with the Read/Write
bit (RW) reset to 0. The device acknowledges this, as shown in
and waits for two
address bytes. The device responds to each address byte with an acknowledge bit, and
then waits for the data Byte.
Writing to the memory may be inhibited if Write Control (WC) is driven high. Any Write
instruction with Write Control (WC) driven high (during a period of time from the Start
condition until the end of the two address bytes) will not modify the memory contents, and
the accompanying data bytes are
not
acknowledged, as shown in
Each data byte in the memory has a 16-bit (two byte wide) address. The Most Significant
Byte (Table
is sent first, followed by the Least Significant Byte (Table
5).
Bits b15 to b0
form the address of the byte in memory.
When the bus master generates a Stop condition immediately after the Ack bit (in the “10
th
bit” time slot), either at the end of a Byte Write or a Page Write, the internal Write cycle is
triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.
After the Stop condition, the delay t
W
, and the successful completion of a Write operation,
the device’s internal address counter is incremented automatically, to point to the next byte
address after the last one that was modified.
During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does
not respond to any requests.
4.7
Byte Write
After the device select code and the address bytes, the bus master sends one data byte. If
the addressed location is Write-protected, by Write Control (WC) being driven high, the
device replies with NoAck, and the location is not modified. If, instead, the addressed
location is not Write-protected, the device replies with Ack. The bus master terminates the
transfer by generating a Stop condition, as shown in
4.8
Page Write
The Page Write mode allows up to 32 bytes (for the M24C32 and M24C64) or 64 bytes (for
the M24128) to be written in a single Write cycle, provided that they are all located in the
same ’row’ in the memory: that is, the most significant memory address bits (b13-b6 for
M24128, b12-b5 for M24C64, and b11-b5 for M24C32) are the same. If more bytes are sent
than will fit up to the end of the row, a condition known as ‘roll-over’ occurs. This should be
avoided, as data starts to become overwritten in an implementation dependent way.
The bus master sends from 1 to 32 bytes of data (for the M24C32 and M24C64) or 64 bytes
of data (for the M24128), each of which is acknowledged by the device if Write Control (WC)
is low. If Write Control (WC) is high, the contents of the addressed memory location are not
modified, and each data byte is followed by a NoAck. After each byte is transferred, the
internal byte address counter (inside the page) is incremented. The transfer is terminated by
the bus master generating a Stop condition.
15/35