欢迎访问ic37.com |
会员登录 免费注册
发布采购

M24C64-WMN6TP/B 参数 Datasheet PDF下载

M24C64-WMN6TP/B图片预览
型号: M24C64-WMN6TP/B
PDF下载: 下载PDF文件 查看货源
内容描述: [8KX8 I2C/2-WIRE SERIAL EEPROM, PDSO8, 0.150 INCH, ROHS COMPLIANT, PLASTIC, SOP-8]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟双倍数据速率光电二极管内存集成电路
文件页数/大小: 35 页 / 336 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第8页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第9页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第10页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第11页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第13页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第14页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第15页浏览型号M24C64-WMN6TP/B的Datasheet PDF文件第16页  
Device operation
M24128, M24C64, M24C32
4
Device operation
The device supports the I
2
C protocol. This is summarized in
Any device that sends
data on to the bus is defined to be a transmitter, and any device that reads the data to be a
receiver. The device that controls the data transfer is known as the bus master, and the
other as the slave device. A data transfer can only be initiated by the bus master, which will
also provide the serial clock for synchronization. The M24C32, M24C64 and M24128
devices are always slaves in all communications.
4.1
Start condition
Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in
the high state. A Start condition must precede any data transfer command. The device
continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock
(SCL) for a Start condition, and will not respond unless one is given.
4.2
Stop condition
Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable
and driven high. A Stop condition terminates communication between the device and the
bus master. A Read command that is followed by NoAck can be followed by a Stop condition
to force the device into the Standby mode. A Stop condition at the end of a Write command
triggers the internal Write cycle.
4.3
Acknowledge bit (ACK)
The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter,
whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits
of data. During the 9
th
clock pulse period, the receiver pulls Serial Data (SDA) low to
acknowledge the receipt of the eight data bits.
4.4
Data Input
During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock
(SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge
of Serial Clock (SCL), and the Serial Data (SDA) signal must change
only
when Serial Clock
(SCL) is driven low.
12/35