欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28446 参数 Datasheet PDF下载

CY28446图片预览
型号: CY28446
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟发生器Intel㈢ Calistoga的芯片组 [Clock Generator for Intel㈢ Calistoga Chipset]
分类和应用: 时钟发生器
文件页数/大小: 19 页 / 180 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28446的Datasheet PDF文件第8页浏览型号CY28446的Datasheet PDF文件第9页浏览型号CY28446的Datasheet PDF文件第10页浏览型号CY28446的Datasheet PDF文件第11页浏览型号CY28446的Datasheet PDF文件第13页浏览型号CY28446的Datasheet PDF文件第14页浏览型号CY28446的Datasheet PDF文件第15页浏览型号CY28446的Datasheet PDF文件第16页  
CY28446  
PCI_STP# Assertion  
PCI_STP# Deassertion  
The PCI_STP# signal is an active LOW input used for  
synchronous stopping and starting the PCI outputs while the  
rest of the clock generator continues to function. The set-up  
time for capturing PCI_STP# going LOW is 10 ns (tSU). (See  
Figure 10.) The PCIF clocks will not be affected by this pin if  
their corresponding control bit in the SMBus register is set to  
allow them to be free running.  
The deassertion of the PCI_STP# signal will cause all PCI and  
stoppable PCIF clocks to resume running in a synchronous  
manner within two PCI clock periods after PCI_STP# transi-  
tions to a high level.  
1.8mS  
CPU_STOP#  
PD  
CPUT(Free Running)  
CPUC(Free Running)  
CPUT(Stoppable)  
CPUC(Stoppable)  
DOT96T  
DOT96C  
Figure 9. CPU_STP# = Tri-state, CPU_PD = Tri-state, DOT_PD = Tri-state  
Tsu  
PCI_STP#  
PCI_F  
PCI  
SRC 100MHz  
Figure 10. PCI_STP# Assertion Waveform  
Tdrive_SRC  
Tsu  
PCI_STP#  
PCI_F  
PCI  
SRC 100MHz  
Figure 11. PCI_STP# Deassertion Waveform  
Rev 1.0,November 20, 2006  
Page 12 of 19  
 复制成功!