欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN91C111-NE 参数 Datasheet PDF下载

LAN91C111-NE图片预览
型号: LAN91C111-NE
PDF下载: 下载PDF文件 查看货源
内容描述: 10/100非PCI以太网单芯片MAC + PHY [10/100 Non-PCI Ethernet Single Chip MAC + PHY]
分类和应用: PC以太网局域网(LAN)标准
文件页数/大小: 142 页 / 1664 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN91C111-NE的Datasheet PDF文件第79页浏览型号LAN91C111-NE的Datasheet PDF文件第80页浏览型号LAN91C111-NE的Datasheet PDF文件第81页浏览型号LAN91C111-NE的Datasheet PDF文件第82页浏览型号LAN91C111-NE的Datasheet PDF文件第84页浏览型号LAN91C111-NE的Datasheet PDF文件第85页浏览型号LAN91C111-NE的Datasheet PDF文件第86页浏览型号LAN91C111-NE的Datasheet PDF文件第87页  
10/100 Non-PCI Ethernet Single Chip MAC + PHY  
Datasheet  
SYMBOL  
NAME  
DEFINITION  
R/W  
REGAD[4:0]  
Register  
Address  
If REGAD[4:0] = 00000-11110, these bits determine the specific  
register from which D[15:0] is read/written. If multiple register access  
is enabled and REGAD[4:0] = 11111, all registers are read/written in  
a single cycle.  
W
TA1  
TA0  
Turnaround  
Time  
These bits provide some turnaround time for MDIO  
R/W  
When READ = 1, TA[1:0] = Z0  
When WRITE = 1, TA[1:0] = 10  
The turnaround time is a 2 bit time spacing between the Register  
Address field and the Data field of a management frame to avoid  
contention during a read transaction. For a read transaction, both the  
STA and the PHY shall remain in a high impedance state for the first  
bit time of the turnaround. The PHY shall drive a zero bit during the  
second bit time of the turnaround of a read transaction. During a  
write transaction, the STA shall drive a one bit for the first bit time of  
the turnaround and a zero bit for the second bit time of the  
turnaround.  
D[15:0]....  
Data  
These 16 bits contain data to/from one of the eleven registers  
selected by register address bits REGAD[4:0].  
Any  
SMSC LAN91C111-REV B  
Revision 1.8 (07-13-05)  
DATA8S3HEET  
 复制成功!