10/100 Non-PCI Ethernet Single Chip MAC + PHY
Datasheet
8.16
Bank 2 - MMU Command Register
OFFSET
NAME
TYPE
SYMBOL
MMUCR
WRITE ONLY
BUSY BIT
MMU COMMAND
REGISTER
0
READABLE
This register is used by the CPU to control the memory allocation, de-allocation, TX FIFO and RX
FIFO control.
The three command bits determine the command issued as described below:
HIGH
BYTE
LOW
COMMAND
Reserved Reserved
Reserved
Reserved
BUSY
0
BYTE
Operation Code
COMMAND SET:
OPERATION
CODE
DECIMAL
VALUE
COMMAND
000
001
010
0
1
2
NOOP - NO OPERATION
ALLOCATE MEMORY FOR TX
RESET MMU TO INITIAL STATE - Frees all memory allocations, clears relevant
interrupts, resets packet FIFO pointers.
011
3
REMOVE FRAME FROM TOP OF RX FIFO - To be issued after CPU has
completed processing of present receive frame. This command removes the
receive packet number from the RX FIFO and brings the next receive frame (if
any) to the RX area (output of RX FIFO).
100
4
REMOVE AND RELEASE TOP OF RX FIFO - Like 3) but also releases all
memory used by the packet presently at the RX FIFO output. The MMU busy
time after issuing REMOVE and RELEASE command depends on the time when
the busy bit is cleared. The time from issuing REMOVE and RELEASE command
on the last receive packet to the time when receive FIFO is empty depends on
RX INT bit turning low. An alternate approach can be checking the read RX FIFO
register.
101
110
5
6
RELEASE SPECIFIC PACKET - Frees all pages allocated to the packet specified
in the PACKET NUMBER REGISTER. Should not be used for frames pending
transmission. Typically used to remove transmitted frames, after reading their
completion status. Can be used following 3) to release receive packet memory
in a more flexible way than 4).
ENQUEUE PACKET NUMBER INTO TX FIFO - This is the normal method of
transmitting a packet just loaded into RAM. The packet number to be enqueued
is taken from the PACKET NUMBER REGISTER.
Revision 1.8 (07-13-05)
SMSC LAN91C111-REV B
DATA6S8HEET