欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9118_07 参数 Datasheet PDF下载

LAN9118_07图片预览
型号: LAN9118_07
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100非PCI以太网控制器 [High Performance Single-Chip 10/100 Non-PCI Ethernet Controller]
分类和应用: 控制器PC以太网局域网(LAN)标准
文件页数/大小: 129 页 / 1455 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9118_07的Datasheet PDF文件第67页浏览型号LAN9118_07的Datasheet PDF文件第68页浏览型号LAN9118_07的Datasheet PDF文件第69页浏览型号LAN9118_07的Datasheet PDF文件第70页浏览型号LAN9118_07的Datasheet PDF文件第72页浏览型号LAN9118_07的Datasheet PDF文件第73页浏览型号LAN9118_07的Datasheet PDF文件第74页浏览型号LAN9118_07的Datasheet PDF文件第75页  
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller  
Datasheet  
5.3.2  
IRQ_CFG—Interrupt Configuration Register  
Offset:  
54h  
Size:  
32 bits  
This register configures and indicates the state of the IRQ signal.  
BITS  
DESCRIPTION  
TYPE  
R/W  
DEFAULT  
31:24  
Interrupt Deassertion Interval (INT_DEAS). This field determines the  
Interrupt Deassertion Interval for the Interrupt Request in multiples of 10  
microseconds.  
0
Writing zeros to this field disables the INT_DEAS Interval and resets the  
interval counter. Any pending interrupts are then issued. If a new, non-  
zero value is written to the INT_DEAS field, any subsequent interrupts  
will obey the new setting.  
Note:  
The Interrupt Deassertion interval does not apply to the PME  
interrupt.  
23-15  
14  
Reserved  
RO  
SC  
-
Interrupt Deassertion Interval Clear (INT_DEAS_CLR). Writing a one  
to this register clears the de-assertion counter in the IRQ Controller, thus  
causing a new de-assertion interval to begin (regardless of whether or  
not the IRQ Controller is currently in an active de-assertion interval).  
0
13  
12  
Interrupt Deassertion Status (INT_DEAS_STS). When set, this bit  
indicates that the INT_DEAS is currently in a deassertion interval, and  
any interrupts (as indicated by the IRQ_INT and INT_EN bits) will not be  
delivered to the IRQ pin. When cleared, the INT_DEAS is currently not  
in a deassertion interval, and enabled interrupts will be delivered to the  
IRQ pin.  
SC  
RO  
0
0
Master Interrupt (IRQ_INT). This read-only bit indicates the state of the  
internal IRQ line. When set high, one of the enabled interrupts is  
currently active. This bit will respond to the associated interrupts  
regardless of the IRQ_EN field. This bit is not affected by the setting of  
the INT_DEAS field.  
11-9  
8
Reserved  
RO  
-
IRQ Enable (IRQ_EN) – This bit controls the final interrupt output to the  
IRQ pin. When cleared, the IRQ output is disabled and will be  
permanently deasserted. This bit only controls the external IRQ signal,  
and has no effect on any of the internal interrupt status bits.  
R/W  
0
7-5  
4
Reserved  
RO  
-
IRQ Polarity (IRQ_POL) – When cleared, enables the IRQ line to  
function as an active low output. When set, the IRQ output is active high.  
When IRQ is configured as an open-drain output this field is ignored,  
and the interrupt output is always active low.  
R/W  
NASR  
0
3-1  
0
Reserved  
RO  
-
IRQ Buffer Type (IRQ_TYPE) – When cleared, enables IRQ to function  
as an open-drain buffer for use in a Wired-Or Interrupt configuration.  
When set, the IRQ output is a Push-Pull driver. When configured as an  
open-drain output the IRQ_POL field is ignored, and the interrupt output  
is always active low.  
R/W  
NASR  
0
SMSC LAN9118  
Revision 1.3 (05-31-07)  
DATA7S1HEET  
 复制成功!