欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9117-MT 参数 Datasheet PDF下载

LAN9117-MT图片预览
型号: LAN9117-MT
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100非PCI以太网控制器 [HIGH PERFORMANCE SINGLE-CHIP 10/100 NON-PCI ETHERNET CONTROLLER]
分类和应用: 外围集成电路数据传输控制器PC局域网以太网局域网(LAN)标准以太网:16GBASE-T通信时钟
文件页数/大小: 131 页 / 1539 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9117-MT的Datasheet PDF文件第7页浏览型号LAN9117-MT的Datasheet PDF文件第8页浏览型号LAN9117-MT的Datasheet PDF文件第9页浏览型号LAN9117-MT的Datasheet PDF文件第10页浏览型号LAN9117-MT的Datasheet PDF文件第12页浏览型号LAN9117-MT的Datasheet PDF文件第13页浏览型号LAN9117-MT的Datasheet PDF文件第14页浏览型号LAN9117-MT的Datasheet PDF文件第15页  
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller  
Datasheet  
1.1  
Internal Block Overview  
This section provides an overview of each of these functional blocks as shown in Figure 1.2, "Internal  
Block Diagram".  
25MHz  
EEPROM  
(Optional)  
+3.3V  
EEPROM  
Controller  
3.3V to 1.8V  
Regulator  
PLL  
PME - Wakup Indicator  
Power Management  
2kB to 14kB  
Configurable TX FIFO  
Host Bus Interface  
(HBI)  
10/100  
Ethernet  
PHY  
LAN  
16-bit SRAM I/F  
TX Status FIFO  
RX Status FIFO  
10/100  
PIO Controller  
Ethernet  
MAC  
IRQ  
Interrupt  
MIL - RX Elastic  
Buffer - 128 bytes  
Optional  
Controller  
FIFO_SEL  
2kB to 14kB  
Configurable RX FIFO  
External PHY - MII  
Interface  
MIL - TX Elastic  
Buffer - 2K bytes  
GP Timer  
Figure 1.2 Internal Block Diagram  
1.2  
1.3  
10/100 Ethernet PHY  
The LAN9117 integrates an IEEE 802.3 physical layer for twisted pair Ethernet applications. The PHY  
can be configured for either 100 Mbps (100Base-TX) or 10 Mbps (10Base-T) Ethernet operation in  
either full or half duplex configurations. The PHY block includes auto-negotiation.  
Minimal external components are required for the utilization of the Integrated PHY.  
10/100 Ethernet MAC  
The transmit and receive data paths are separate within the MAC allowing the highest performance  
especially in full duplex mode. The data paths connect to the PIO interface Function via separate  
busses to increase performance. Payload data as well as transmit and receive status is passed on  
these busses.  
A third internal bus is used to access the MAC’s Control and Status Registers (CSR’s). This bus is  
accessible from the host through the PIO interface function.  
On the backend, the MAC interfaces with the internal 10/100 PHY through a the MII (Media  
Independent Interface) port internal to the LAN9117. The MAC CSR's also provides a mechanism for  
accessing the PHY’s internal registers through the internal SMI (Serial Management Interface) bus.  
The Ethernet MAC can also communicate with an external PHY. This mode however, is optional.  
The MAC Interface Layer (MIL), within the MAC, contains a 2K Byte transmit and a 128 Byte receive  
FIFO which is separate from the TX and RX FIFOs. The FIFOs within the MAC are not directly  
SMSC LAN9117  
11  
Revision 1.1 (05-17-05)  
DATASHEET