欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN83C185_03 参数 Datasheet PDF下载

LAN83C185_03图片预览
型号: LAN83C185_03
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片低功耗10/100以太网物理层收发器 [High Performance Single Chip Low Power 10/100 Ethernet Physical Layer Transceiver]
分类和应用: 以太网局域网(LAN)标准
文件页数/大小: 65 页 / 888 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN83C185_03的Datasheet PDF文件第45页浏览型号LAN83C185_03的Datasheet PDF文件第46页浏览型号LAN83C185_03的Datasheet PDF文件第47页浏览型号LAN83C185_03的Datasheet PDF文件第48页浏览型号LAN83C185_03的Datasheet PDF文件第50页浏览型号LAN83C185_03的Datasheet PDF文件第51页浏览型号LAN83C185_03的Datasheet PDF文件第52页浏览型号LAN83C185_03的Datasheet PDF文件第53页  
High Performance Single Chip Low Power 10/100 Ethernet Physical Layer Transceiver (PHY)  
Datasheet  
Phy Address = 1  
Phy Address = 0  
LED output = active low  
LED output = active high  
VDD  
LED1-LED4  
~10K ohms  
~270 ohms  
~270 ohms  
LED1-LED4  
Figure 5.1 PHY Address Strapping on LEDS  
The ACTIVITY LED output is driven active when CRS is active (high). When CRS becomes inactive,  
the Activity LED output is extended by 128ms.  
The LINKON LED output is driven active whenever the PHY detects a valid link. The use of the  
10Mbps or 100Mbps link test status is determined by the condition of the internally determined speed  
selection.  
The SPEED100 LED output is driven active when the operating speed is 100Mbit/s or during Auto-  
negotiation. This LED will go inactive when the operating speed is 10Mbit/s or during line isolation  
(register 31 bit 5).  
The Full-Duplex LED output is driven active low when the link is operating in Full-Duplex mode.  
5.4.8  
Loopback Operation  
The 10/100 digital has two independent loop-back modes: Internal loopback and far loopback.  
5.4.8.1  
Internal Loopback  
The internal loopback mode is enabled by setting bit register 0 bit 14 to logic one. In this mode, the  
scrambled transmit data (output of the scrambler) is looped into the receive logic (input of the  
descrambler). The COL signal will be inactive in this mode, unless collision test (bit 0.7) is active.  
In this mode, during transmission (TX_EN is HIGH), nothing is transmitted to the line and the  
transmitters are powered down.  
5.4.9  
Configuration Signals  
The PHY has 11 configuration signals whose inputs should be driven continuously, either by external  
logic or external pull-up/pull-down resistors.  
5.4.9.1  
Physical Address Bus - PHYAD[4:0]  
The PHYAD[4:0] signals are driven high or low to give each PHY a unique address. This address is  
latched into an internal register at end of hardware reset. In a multi-PHY application (such as a  
repeater), the controller is able to manage each PHY via the unique address. Each PHY checks each  
management data frame for a matching address in the relevant bits. When a match is recognized, the  
PHY responds to that particular frame. The PHY address is also used to seed the scrambler. In a multi-  
PHY application, this ensures that the scramblers are out of synchronization and disperses the  
electromagnetic radiation across the frequency spectrum.  
SMSC LAN83C185  
Rev. 0.6 (12-12-03)  
DATA4S1HEET  
 复制成功!