欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37M607 参数 Datasheet PDF下载

FDC37M607图片预览
型号: FDC37M607
PDF下载: 下载PDF文件 查看货源
内容描述: 增强的超级I / O控制器,红外支持 [ENHANCED SUPER I/O CONTROLLER WITH INFRARED SUPPORT]
分类和应用: 控制器
文件页数/大小: 182 页 / 634 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37M607的Datasheet PDF文件第81页浏览型号FDC37M607的Datasheet PDF文件第82页浏览型号FDC37M607的Datasheet PDF文件第83页浏览型号FDC37M607的Datasheet PDF文件第84页浏览型号FDC37M607的Datasheet PDF文件第86页浏览型号FDC37M607的Datasheet PDF文件第87页浏览型号FDC37M607的Datasheet PDF文件第88页浏览型号FDC37M607的Datasheet PDF文件第89页  
EPP DATA PORT 3  
EPP 1.9 Write  
ADDRESS OFFSET = 07H  
The timing for a write operation (address or  
data) is shown in timing diagram EPP Write  
Data or Address cycle. IOCHRDY is driven  
active low at the start of each EPP write and is  
released when it has been determined that the  
write cycle can complete. The write cycle can  
complete under the following circumstances:  
The EPP Data Port 3 is located at an offset of  
'07H' from the base address. Refer to EPP  
DATA PORT 0 for a description of operation.  
This register is only available in EPP mode.  
EPP 1.9 OPERATION  
1. If the EPP bus is not ready (nWAIT is active  
low) when nDATASTB or nADDRSTB goes  
active then the write can complete when  
nWAIT goes inactive high.  
When the EPP mode is selected in the  
configuration register, the standard and bi-  
directional modes are also available. If no EPP  
Read, Write or Address cycle is currently  
executing, then the PDx bus is in the standard or  
bi-directional mode, and all output signals  
(STROBE, AUTOFD, INIT) are as set by the  
SPP Control Port and direction is controlled by  
PCD of the Control port.  
2. If the EPP bus is ready (nWAIT is inactive  
high) then the chip must wait for it to go  
active low before changing the state of  
nDATASTB, nWRITE or nADDRSTB. The  
write can complete once nWAIT is  
determined inactive.  
In EPP mode, the system timing is closely  
coupled to the EPP timing. For this reason, a  
watchdog timer is required to prevent system  
lockup. The timer indicates if more than 10usec  
have elapsed from the start of the EPP cycle  
(nIOR or nIOW asserted) to nWAIT being  
deasserted (after command). If a time-out  
occurs, the current EPP cycle is aborted and the  
time-out condition is indicated in Status bit 0.  
Write Sequence of operation  
1. The host selects an EPP register, places  
data on the SData bus and drives nIOW  
active.  
2. The chip drives IOCHRDY inactive (low).  
3. If WAIT is not asserted, the chip must wait  
until WAIT is asserted.  
4. The chip places address or data on PData  
bus, clears PDIR, and asserts nWRITE.  
5. Chip asserts nDATASTB or nADDRSTRB  
indicating that PData bus contains valid  
information, and the WRITE signal is valid.  
6. Peripheral deasserts nWAIT, indicating that  
any setup requirements have been satisfied  
and the chip may begin the termination  
phase of the cycle.  
7. a) The chip deasserts nDATASTB or  
nADDRSTRB, this marks the beginning  
of the termination phase. If it has not  
already done so, the peripheral should  
latch the information byte now.  
During an EPP cycle, if STROBE is active, it  
overrides the EPP write signal forcing the PDx  
bus to always be in a write mode and the  
nWRITE signal to always be asserted.  
Software Constraints  
Before an EPP cycle is executed, the software  
must ensure that the control register bit PCD is  
a logic "0" (ie a 04H or 05H should be written to  
the Control port). If the user leaves PCD as a  
logic "1", and attempts to perform an EPP write,  
the chip is unable to perform the write (because  
PCD is a logic "1") and will appear to perform an  
EPP read on the parallel bus, no error is  
indicated.  
b) The chip latches the data from the  
SData bus for the PData bus and  
85  
 复制成功!