欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37B78X_07 参数 Datasheet PDF下载

FDC37B78X_07图片预览
型号: FDC37B78X_07
PDF下载: 下载PDF文件 查看货源
内容描述: 超级I / O控制器,支持ACPI ,实时时钟和消费性红外端口 [Super I/O Controller with ACPI Support, Real Time Clock and Consumer IR]
分类和应用: 控制器时钟
文件页数/大小: 249 页 / 865 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37B78X_07的Datasheet PDF文件第80页浏览型号FDC37B78X_07的Datasheet PDF文件第81页浏览型号FDC37B78X_07的Datasheet PDF文件第82页浏览型号FDC37B78X_07的Datasheet PDF文件第83页浏览型号FDC37B78X_07的Datasheet PDF文件第85页浏览型号FDC37B78X_07的Datasheet PDF文件第86页浏览型号FDC37B78X_07的Datasheet PDF文件第87页浏览型号FDC37B78X_07的Datasheet PDF文件第88页  
TABLE 38 - REGISTER SUMMARY FOR AN INDIVIDUAL UART CHANNEL (CONTINUED)  
BIT 2  
Data Bit 2  
Data Bit 2  
BIT 3  
Data Bit 3  
Data Bit 3  
BIT 4  
Data Bit 4  
Data Bit 4  
0
BIT 5  
Data Bit 5  
Data Bit 5  
0
BIT 6  
Data Bit 6  
Data Bit 6  
0
BIT 7  
Data Bit 7  
Data Bit 7  
0
Enable  
Receiver Line  
Status  
Enable  
MODEM  
Status  
Interrupt  
(ELSI)  
Interrupt  
(EMSI)  
FIFOs  
Enabled  
(Note 5)  
Interrupt ID Bit Interrupt ID Bit  
(Note 5)  
0
0
FIFOs  
Enabled  
(Note 5)  
XMIT FIFO  
Reset  
DMA Mode  
Select (Note  
6)  
Reserved  
Reserved  
Stick Parity  
0
RCVR Trigger RCVR Trigger  
LSB  
MSB  
Divisor Latch  
Access Bit  
(DLAB)  
Number of  
Stop Bits  
(STB)  
Parity Enable Even Parity  
(PEN)  
Set Break  
Select (EPS)  
OUT1  
OUT2  
Loop  
0
0
(Note 3)  
(Note 3)  
Parity Error  
(PE)  
Framing Error Break  
(FE) Interrupt (BI)  
Transmitter  
Holding  
Register  
(THRE)  
Transmitter  
Empty (TEMT) FIFO (Note 5)  
(Note 2)  
Error in RCVR  
Data Carrier  
Detect (DCD)  
Trailing Edge Delta Data  
Ring Indicator Carrier Detect (CTS)  
Clear to Send Data Set  
Ring Indicator  
Ready (DSR) (RI)  
(TERI)  
(DDCD)  
Bit 2  
Bit 3  
Bit 4  
Bit 4  
Bit 12  
Bit 5  
Bit 5  
Bit 13  
Bit 6  
Bit 6  
Bit 14  
Bit 7  
Bit 7  
Bit 15  
Bit 2  
Bit 3  
Bit 10  
Bit 11  
Note 3: This bit no longer has a pin associated with it.  
Note 4: When operating in the XT mode, this register is not available.  
Note 5: These bits are always zero in the non-FIFO mode.  
Note 6: Writing a one to this bit has no effect. DMA modes are not supported in this chip.  
Note 7: The UART1 and UART2 FCR’s are shadowed in the UART1 FIFO Control Shadow Register  
(LD8:CRC3[7:0]) and UART2 FIFO Control Shadow Register (LD8:CRC4[7:0]).  
85  
 复制成功!