欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37B78X_07 参数 Datasheet PDF下载

FDC37B78X_07图片预览
型号: FDC37B78X_07
PDF下载: 下载PDF文件 查看货源
内容描述: 超级I / O控制器,支持ACPI ,实时时钟和消费性红外端口 [Super I/O Controller with ACPI Support, Real Time Clock and Consumer IR]
分类和应用: 控制器时钟
文件页数/大小: 249 页 / 865 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37B78X_07的Datasheet PDF文件第79页浏览型号FDC37B78X_07的Datasheet PDF文件第80页浏览型号FDC37B78X_07的Datasheet PDF文件第81页浏览型号FDC37B78X_07的Datasheet PDF文件第82页浏览型号FDC37B78X_07的Datasheet PDF文件第84页浏览型号FDC37B78X_07的Datasheet PDF文件第85页浏览型号FDC37B78X_07的Datasheet PDF文件第86页浏览型号FDC37B78X_07的Datasheet PDF文件第87页  
TABLE 37 - REGISTER SUMMARY FOR AN INDIVIDUAL UART CHANNEL  
REGISTER  
ADDRESS*  
REGISTER  
SYMBOL  
REGISTER NAME  
BIT 0  
BIT 1  
ADDR = 0  
DLAB = 0  
Receive Buffer Register (Read Only)  
RBR  
THR  
IER  
Data Bit 0  
(Note 1)  
Data Bit 1  
ADDR = 0  
DLAB = 0  
Transmitter Holding Register (Write  
Only)  
Data Bit 0  
Data Bit 1  
ADDR = 1  
DLAB = 0  
Interrupt Enable Register  
Enable  
Received  
Data  
Enable  
Transmitter  
Holding  
Available  
Interrupt  
(ERDAI)  
Register  
Empty  
Interrupt  
(ETHREI)  
ADDR = 2  
Interrupt Ident. Register (Read Only)  
IIR  
"0" if  
Interrupt ID Bit  
Interrupt  
Pending  
ADDR = 2  
ADDR = 3  
FIFO Control Register (Write Only)  
Line Control Register  
FCR  
(Note 7)  
FIFO Enable RCVR FIFO  
Reset  
Word Length  
Select Bit 0  
(WLS0)  
LCR  
Word Length  
Select Bit 1  
(WLS1)  
ADDR = 4  
MODEM Control Register  
MCR  
Data  
Request to  
Send (RTS)  
Terminal  
Ready  
(DTR)  
Data Ready  
(DR)  
ADDR = 5  
ADDR = 6  
Line Status Register  
LSR  
Overrun Error  
(OE)  
Delta Clear  
to Send  
(DCTS)  
MODEM Status Register  
MSR  
Delta Data Set  
Ready (DDSR)  
ADDR = 7  
Scratch Register (Note 4)  
Divisor Latch (LS)  
SCR  
DDL  
Bit 0  
Bit 0  
Bit 1  
Bit 1  
ADDR = 0  
DLAB = 1  
ADDR = 1  
DLAB = 1  
Divisor Latch (MS)  
DLM  
Bit 8  
Bit 9  
*DLAB is Bit 7 of the Line Control Register (ADDR = 3).  
Note 1: Bit 0 is the least significant bit. It is the first bit serially transmitted or received.  
Note 2: When operating in the XT mode, this bit will be set any time that the transmitter shift register is  
empty.  
84  
 复制成功!