欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37B78X_07 参数 Datasheet PDF下载

FDC37B78X_07图片预览
型号: FDC37B78X_07
PDF下载: 下载PDF文件 查看货源
内容描述: 超级I / O控制器,支持ACPI ,实时时钟和消费性红外端口 [Super I/O Controller with ACPI Support, Real Time Clock and Consumer IR]
分类和应用: 控制器时钟
文件页数/大小: 249 页 / 865 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37B78X_07的Datasheet PDF文件第149页浏览型号FDC37B78X_07的Datasheet PDF文件第150页浏览型号FDC37B78X_07的Datasheet PDF文件第151页浏览型号FDC37B78X_07的Datasheet PDF文件第152页浏览型号FDC37B78X_07的Datasheet PDF文件第154页浏览型号FDC37B78X_07的Datasheet PDF文件第155页浏览型号FDC37B78X_07的Datasheet PDF文件第156页浏览型号FDC37B78X_07的Datasheet PDF文件第157页  
these are called out specifically, and the  
respective enable bit in the enable register is  
marked as reserved for these special cases.  
of the registers contained in these blocks. All of  
these registers are powered by VTR and battery  
backed-up and are reset on Vbat POR.  
The enable registers allow the setting of the  
status bit to generate an interrupt. As a general  
rule there is an enable bit in the enable register  
for every status bit in the status register. The  
control register provides special controls for the  
associated event, or special control features that  
are not associated with an interrupt event. The  
Wakeup Event Configuration is Retained by  
Battery Power  
To preserve the configuration of the wakeup  
functions that were programmed prior to the loss  
of Vtr upon its return, the soft power  
management registers, PME, SCI, SMI registers  
and GPIO registers are all powered by the  
battery. These registers are reset to their default  
values only on Vbat POR. These registers are  
described in the sections below.  
ordering of  
a register block is the status  
registers, followed by enable registers, followed  
by control registers.  
TABLE 68 and TABLE 69 list the PM1/GPE and  
PME/SMI/MSC register blocks and the locations  
156  
 复制成功!