欢迎访问ic37.com |
会员登录 免费注册
发布采购

COM200221 参数 Datasheet PDF下载

COM200221图片预览
型号: COM200221
PDF下载: 下载PDF文件 查看货源
内容描述: 10 Mbps的ARCNET ( ANSI 878.1 )控制器2Kx8片上RAM [10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM]
分类和应用: 控制器
文件页数/大小: 82 页 / 509 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号COM200221的Datasheet PDF文件第48页浏览型号COM200221的Datasheet PDF文件第49页浏览型号COM200221的Datasheet PDF文件第50页浏览型号COM200221的Datasheet PDF文件第51页浏览型号COM200221的Datasheet PDF文件第53页浏览型号COM200221的Datasheet PDF文件第54页浏览型号COM200221的Datasheet PDF文件第55页浏览型号COM200221的Datasheet PDF文件第56页  
10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM  
Datasheet  
After the first transmission is completed, the COM20022I updates the Status Register by setting the TTA  
bit, which generates an interrupt. The interrupt service routine should read the Status Register. At this  
point, the TTA bit will be found to be a logic "1" and the TMA (Transmit Message Acknowledge) bit will tell  
the processor whether the transmission was successful. After reading the Status Register, the "Clear  
Transmit Interrupt" command is issued, thus resetting the TTA bit and clearing the interrupt. Note that only  
the "Clear Transmit Interrupt" command will clear the TTA bit and the interrupt. It is not necessary,  
however, to clear the bit or the interrupt right away because the status of the transmit operation is double  
buffered in order to retain the results of the first transmission for analysis by the processor. This  
information will remain in the Status Register until the "Clear Transmit Interrupt" command is issued. Note  
that the interrupt will remain active until the command is issued, and the second interrupt will not occur  
until the first interrupt is acknowledged. The COM20022I guarantees a minimum of 200nS (at EF=1)  
interrupt inactive time interval between interrupts. The TMA bit is also double buffered to reflect whether  
the appropriate transmission was a success. The TMA bit should only be considered valid after the  
corresponding TTA bit has been set to a logic "1". The TMA bit never causes an interrupt.  
When the token is received again, the second transmission will be automatically initiated after the first is  
completed by using the stored "Enable Transmit from Page fnn" command. The operation is as if a new  
"Enable Transmit from Page fnn" command has just been issued. After the first Transmit status bits are  
cleared, the Status Register will again be updated with the results of the second transmission and a  
second interrupt resulting from the second transmission will occur. The COM20022I guarantees a  
minimum of 200ns (at EF=1) interrupt inactive time interval before the following edge.  
The Transmitter Available (TA) bit of the Interrupt Mask Register now masks only the TTA bit of the Status  
Register, not the TA bit as in the non-chaining mode. Since the TTA bit is only set upon transmission of a  
packet (not by RESET), and since the TTA bit may easily be reset by issuing a "Clear Transmit Interrupt"  
command, there is no need to use the TA bit of the Interrupt Mask Register to mask interrupts generated  
by the TTA bit of the Status Register.  
In Command Chaining mode, the "Disable Transmitter" command will cancel the oldest transmission. This  
permits canceling a packet destined for a node not ready to receive. If both packets should be canceled,  
two "Disable Transmitter" commands should be issued.  
6.7.2 Receive Command Chaining  
Like the Transmit Command Chaining operation, the processor can issue two consecutive "Enable  
Receive from Page fnn" commands.  
After the first packet is received into the first specified page, the TRI bit of the Status Register will be set to  
logic "1", causing an interrupt. Again, the interrupt need not be serviced immediately. Typically, the  
interrupt service routine will read the Status Register. At this point, the RI bit will be found to be a logic "1".  
After reading the Status Register, the "Clear Receive Interrupt" command should be issued, thus resetting  
the TRI bit and clearing the interrupt. Note that only the "Clear Receive Interrupt" command will clear the  
TRI bit and the interrupt. It is not necessary, however, to clear the bit or the interrupt right away because  
the status of the receive operation is double buffered in order to retain the results of the first reception for  
analysis by the processor, therefore the information will remain in the Status Register until the "Clear  
Receive Interrupt" command is issued. Note that the interrupt will remain active until the "Clear Receive  
Interrupt" command is issued, and the second interrupt will be stored until the first interrupt is  
acknowledged. A minimum of 200nS (at EF=1) interrupt inactive time interval between interrupts is  
guaranteed.  
The second reception will occur as soon as a second packet is sent to the node, as long as the second  
"Enable Receive to Page fnn" command was issued. The operation is as if a new "Enable Receive to  
Page fnn" command has just been issued. After the first Receive status bits are cleared, the Status  
Register will again be updated with the results of the second reception and a second interrupt resulting  
from the second reception will occur.  
In the COM20022I, the Receive Inhibit (RI) bit of the Interrupt Mask Register now masks only the TRI bit of  
the Status Register, not the RI bit as in the non-chaining mode. Since the TRI bit is only set upon  
Revision 09-27-07  
Page 52  
SMSC COM20022I  
DATASHEET  
 复制成功!